MC9328MX21VG Freescale, MC9328MX21VG Datasheet - Page 12

no-image

MC9328MX21VG

Manufacturer Part Number
MC9328MX21VG
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9328MX21VG

Operating Temperature (min)
0C
Operating Temperature (max)
70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9328MX21VG
Manufacturer:
MUSIC
Quantity:
39
Part Number:
MC9328MX21VG
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Signal Descriptions
12
USBG_TXR_INT
Signal Name
UART1_RXD
UART2_RXD
UART3_RXD
UART4_RXD
UART1_TXD
UART1_RTS
UART1_CTS
UART2_TXD
UART2_RTS
UART2_CTS
UART3_TXD
UART3_RTS
UART3_CTS
UART4_TXD
UART4_RTS
UART4_CTS
USBG_SDA
USBG_SCL
USBH2_FS
SD1_D[3:0]
SD2_D[3:0]
SD1_CMD
SD2_CMD
SSI1_RXD
SSI1_CLK
SSI1_TXD
SD1_CLK
SD2_CLK
SSI1_FS
USB Host2 Full Speed output signal. This signal is multiplexed with CSPI2_SS[0] of CSPI2.
USB OTG I
USB OTG I
USB OTG transceiver interrupt input. Multiplexed with USBG_FS.
SD Command bidirectional signal—If the system designer does not want to make use of the internal pull-
up, via the Pull-up enable register, a 4.7k–69k external pull-up resistor must be added. This signal is
multiplexed with CSPI3_MOSI.
SD Output Clock. This signal is multiplexed with CSPI3_SCLK.
SD Data bidirectional signals—If the system designer does not want to make use of the internal pull-up,
via the Pull-up enable register, a 50k–69k external pull-up resistor must be added. SD1_D[3] is muxed
with CSPI3_SS while SD1_D[0] is muxed with CSPI3_MISO.
SD Command bidirectional signal. This signal is multiplexed with SLCDC1_CS signal from SLCDC1.
SD Output Clock signal. This signal is multiplexed with SLCDC1_CLK signal from SLCDC1.
SD Data bidirectional signals. SD2_D[3:2] are multiplexed with SLCDC1_RS and SLCDC_D0 signals
from SLCDC1.
Receive Data input signal
Transmit Data output signal
Request to Send input signal
Clear to Send output signal
Receive Data input signal. This signal is multiplexed with KP_ROW6 signal from KPP.
Transmit Data output signal. This signal is multiplexed with KP_COL6 signal from KPP.
Request to Send input signal. This signal is multiplexed with KP_ROW7 signal from KPP.
Clear to Send output signal. This signal is multiplexed with KP_COL7 signal from KPP.
Receive Data input signal. This signal is multiplexed with IR_RXD from FIRI.
Transmit Data output signal. This signal is multiplexed with IR_TXD from FIRI.
Request to Send input signal
Clear to Send output signal
Receive Data input signal which is multiplexed with USBH1_RXDP and USBH1_TXDP.
Transmit Data output signal which is multiplexed with USBH1_TXDM.
Request to Send input signal which is multiplexed with USBH1_FS and USBH1_RXDP.
Clear to Send output signal which is multiplexed with USBH1_TXDP and USBH1_RXDM.
Transmit serial data
Receive serial data
Frame Sync signal which is output in master and input in slave
Serial clock signal which is output in master or input in slave
Serial Audio Port – SSI (configurable to I
Table 2. i.MX21 Signal Descriptions (Continued)
2
2
C Clock input/output signal. This signal is multiplexed with SLCDC1_DAT8.
C Data input/output signal. This signal is multiplexed with SLCDC1_DAT7.
MC9328MX21 Technical Data, Rev. 3.4
UARTs – IrDA/Auto-Bauding
Secure Digital Interface
Function/Notes
2
S protocol and AC97)
Freescale Semiconductor

Related parts for MC9328MX21VG