HS1-82C55ARH-8 Intersil, HS1-82C55ARH-8 Datasheet - Page 2

no-image

HS1-82C55ARH-8

Manufacturer Part Number
HS1-82C55ARH-8
Description
Manufacturer
Intersil
Datasheet

Specifications of HS1-82C55ARH-8

Operating Temperature (max)
125C
Mounting
Through Hole
Lead Free Status / RoHS Status
Compliant
Pin Descriptions
A0 and A1
SYMBOL
PA0-7
PB0-7
PC0-3
PC4-7
Reset
D0-7
GND
VDD
WR
RD
CS
NUMBERS
1-4, 37-40
18-25
14-17
10-13
27-34
PIN
8, 9
26
36
35
7
6
5
2
TYPE
I/O
I/O
I/O
I/O
I/O
I
I
I
I
I
I
I
Port A: General purpose I/O Port. Data direction and mode is determined by the contents of the
Control Word.
Port B: General purpose I/O port. See Port A.
Port C (Lower): Combination I/O port and control port associated with Port B. See Port A.
Port C (Upper): Combination I/O Port and control port associated with Port A. See Port A.
Bidirectional Data Bus: Three-State data bus enabled as an input when CS and WR are low and
as an output when CS and RD are low.
VDD: The +5V power supply pin. A 0.1 F capacitor between pins 26 and 7 is recommended for
decoupling.
Ground.
Chip Select: A “low” on this input pin enables the communication between the HS-82C55ARH
and the CPU.
Read: A “low” on this input pin enables the HS-82C55ARH to send the data or status information
to the CPU on the data bus. In essence, it allows the CPU to “read from” the HS-82C55ARH.
Write: A “low” on this input pin enables the CPU to write data or control words into the
HS-82C55ARH.
Port Select 0 and Port Select 1: These input signals, in conjunction with the RD and WR inputs,
control the selection of one of the three ports or the control word registers. They are normally
connected to the Least Significant Bits of the address bus (A0 and A1).
Reset: A “high” on this input clears the control register and all ports (A, B, C) are set to the input
mode. “Bus hold” devices internal to the HS-82C55ARH will hold the I/O port inputs to a logic “1”
state with a maximum hold current of 400 A.
HS-82C55ARH
DESCRIPTION

Related parts for HS1-82C55ARH-8