MT47H128M8CF-3:H Micron Technology Inc, MT47H128M8CF-3:H Datasheet - Page 108

no-image

MT47H128M8CF-3:H

Manufacturer Part Number
MT47H128M8CF-3:H
Description
DRAM Chip DDR2 SDRAM 1G-Bit 128Mx8 1.8V 60-Pin FBGA Tray
Manufacturer
Micron Technology Inc
Type
DDR2 SDRAMr
Series
-r
Datasheet

Specifications of MT47H128M8CF-3:H

Density
1 Gb
Maximum Clock Rate
667 MHz
Package
60FBGA
Address Bus Width
17 Bit
Operating Supply Voltage
1.8 V
Maximum Random Access Time
0.45 ns
Operating Temperature
0 to 85 °C
Organization
128Mx8
Address Bus
17b
Access Time (max)
450ps
Operating Supply Voltage (typ)
1.8V
Package Type
FBGA
Operating Temp Range
0C to 85C
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Supply Current
115mA
Pin Count
60
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
1G (128M x 8)
Speed
3ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Package / Case
60-TFBGA
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT47H128M8CF-3:H
Manufacturer:
MICRON
Quantity:
10 430
Part Number:
MT47H128M8CF-3:H
Manufacturer:
MICRON
Quantity:
960
Part Number:
MT47H128M8CF-3:H
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT47H128M8CF-3:H
Manufacturer:
MICRON
Quantity:
20 000
Company:
Part Number:
MT47H128M8CF-3:H
Quantity:
250
Part Number:
MT47H128M8CF-3:H TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Figure 60: WRITE Interrupted by WRITE
PDF: 09005aef821ae8bf
1GbDDR2.pdf – Rev. V 6/10 EN
DQS, DQS#
Command
Address
CK#
A10
DQ
CK
WRITE 1 a
Valid 5
T0
2-clock requirement
Notes:
NOP 2
T1
WL = 3
1. BL = 8 required and auto precharge must be disabled (A10 = LOW).
2. The NOP or COMMAND INHIBIT commands are valid. The PRECHARGE command cannot
3. The interrupting WRITE command must be issued exactly 2 ×
4. The earliest WRITE-to-PRECHARGE timing for WRITE at T0 is WL + BL/2 +
5. The WRITE command can be issued to any valid bank and row address (WRITE command
6. Auto precharge can be either enabled (A10 = HIGH) or disabled (A10 = LOW) by the in-
7. Subsequent rising DQS signals must align to the clock within
8. Example shown uses AL = 0; CL = 4, BL = 8.
be issued to banks used for WRITEs at T0 and T2.
starts with T7 and not T5 (because BL = 8 from MR and not the truncated length).
at T0 and T2 can be either same bank or different bank).
terrupting WRITE command.
WRITE 3 b
Valid 6
Valid 5
T2
NOP 2
T3
DI
a
WL = 3
a + 1
DI
NOP 2
a + 2
T4
7
DI
108
a + 3
DI
NOP 2
T5
DI
b
7
Micron Technology, Inc. reserves the right to change products or specifications without notice.
b + 1
DI
1Gb: x4, x8, x16 DDR2 SDRAM
NOP 2
b + 2
T6
DI
7
b + 3
DI
Valid 4
b + 4
T7
DI
7
Transitioning Data
© 2004 Micron Technology, Inc. All rights reserved.
t
t
b + 5
DQSS.
CK from previous WRITE.
DI
Valid 4
b + 6
T8
DI
7
b + 7
t
DI
WR where
Valid 4
Don’t Care
T9
WRITE
t
WR

Related parts for MT47H128M8CF-3:H