XC2VP20-6FG676I Xilinx Inc, XC2VP20-6FG676I Datasheet - Page 53

no-image

XC2VP20-6FG676I

Manufacturer Part Number
XC2VP20-6FG676I
Description
FPGA Virtex-II Pro™ Family 20880 Cells 1200MHz 0.13um/90nm (CMOS) Technology 1.5V 676-Pin FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-II Pror
Datasheet

Specifications of XC2VP20-6FG676I

Package
676FBGA
Family Name
Virtex-II Pro™
Device Logic Units
20880
Number Of Registers
18560
Maximum Internal Frequency
1200 MHz
Typical Operating Supply Voltage
1.5 V
Maximum Number Of User I/os
404
Ram Bits
1622016
Number Of Logic Elements/cells
20880
Number Of Labs/clbs
2320
Total Ram Bits
1622016
Number Of I /o
404
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
676-BBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2VP20-6FG676I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2VP20-6FG676I
Manufacturer:
XILINX
Quantity:
30
Part Number:
XC2VP20-6FG676I
Manufacturer:
XILINX
0
Part Number:
XC2VP20-6FG676I
Manufacturer:
XILINX
Quantity:
83
Part Number:
XC2VP20-6FG676I
0
Sum of Products
Each Virtex-II Pro slice has a dedicated OR gate named
ORCY, ORing together outputs from the slices carryout and
the ORCY from an adjacent slice. The ORCY gate with the
dedicated Sum of Products (SOP) chain are designed for
LUTs and MUXCYs can implement large AND gates or
other combinatorial logic functions.
DS083 (v4.7) November 5, 2007
Product Specification
4
4
4
4
R
LUT
LUT
LUT
LUT
4
4
4
4
MUXCY
MUXCY
MUXCY
MUXCY
ORCY
Slice 1
Slice 0
V
CC
4
4
4
4
LUT
LUT
LUT
LUT
LUT
LUT
LUT
LUT
Figure 44: Wide-Input AND Gate (16 Inputs)
Figure 44
Figure 43: Horizontal Cascade Chain
Virtex-II Pro and Virtex-II Pro X Platform FPGAs: Functional Description
MUXCY
MUXCY
MUXCY
MUXCY
ORCY
Slice 2
Slice 3
V
illustrates
CC
“0”
“0”
“0”
CLB
0
0
0
0
MUXCY
MUXCY
MUXCY
MUXCY
www.xilinx.com
V
1
1
1
1
CC
4
4
4
4
Slice
Slice
implementing large, flexible SOP chains. One input of each
ORCY is connected through the fast SOP chain to the output
of the previous ORCY in the same slice row. The second input
is connected to the output of the top MUXCY in the same slice,
as shown in
LUT and MUXCY resources configured as a 16-input AND
gate.
LUT
LUT
LUT
LUT
OUT
MUXCY
MUXCY
MUXCY
MUXCY
Figure
ORCY
Slice 0
Slice 1
V
CC
43.
16
4
4
4
4
LUT
LUT
LUT
LUT
AND
DS031_41_110600
MUXCY
MUXCY
MUXCY
MUXCY
OUT
ORCY
Slice 3
Slice 2
V
CC
CLB
ds031_64_110300
SOP
Module 2 of 4
42

Related parts for XC2VP20-6FG676I