MT48LC4M32B2P-6 IT:G Micron Technology Inc, MT48LC4M32B2P-6 IT:G Datasheet - Page 50

no-image

MT48LC4M32B2P-6 IT:G

Manufacturer Part Number
MT48LC4M32B2P-6 IT:G
Description
DRAM Chip SDRAM 128M-Bit 4Mx32 3.3V 86-Pin TSOP-II Tray
Manufacturer
Micron Technology Inc
Type
SDRAMr
Datasheet

Specifications of MT48LC4M32B2P-6 IT:G

Package
86TSOP-II
Density
128 Mb
Address Bus Width
14 Bit
Operating Supply Voltage
3.3 V
Maximum Clock Rate
166 MHz
Maximum Random Access Time
17|7.5|5.5 ns
Operating Temperature
-40 to 85 °C
Timing Diagrams
Figure 33:
PDF: 09005aef80872800/Source: 09005aef80863355
128MbSDRAMx32_2.fm - Rev. L 1/09 EN
COMMAND
A0-A9, A11
BA0, BA1
DQM 0-3
CKE
A10
CLK
DQ
T = 100µs
(
(
(
)
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
)
Power-up:
V
CK stable
(
)
)
)
)
)
(
)
)
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
(MIN)
)
)
(
)
)
)
)
)
)
DD
Initialize and Load Mode Register
and
t CKS
t CMS
T0
Notes:
NOP
t CKH
High-Z
t CMH
SINGLE BANK
t CMS
ALL BANKS
t CK
1. The mode register may be loaded prior to the AUTO REFRESH cycles if desired.
2. Outputs are guaranteed High-Z after command is issued.
PRECHARGE
BANKS
T1
ALL
t CMH
Precharge
all banks
(
(
(
(
(
(
(
t RP
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
)
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
)
)
t CMS
Tn + 1
REFRESH
AUTO
t CMH
t CH
AUTO REFRESH
NOP
t RFC
(
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
)
NOP
50
t CL
To + 1
REFRESH
AUTO
AUTO REFRESH
Micron Technology, Inc., reserves the right to change products or specifications without notice.
NOP
t RFC
(
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
)
NOP
t AS
t AS
LOAD MODE
Tp + 1
REGISTER
CODE
CODE
t AH
t AH
Program Mode Register
©2001 Micron Technology, Inc. All rights reserved.
128Mb: x32 SDRAM
t MRD
Tp + 2
Timing Diagrams
NOP
1, 2
Tp + 3
ACTIVE
BANK
ROW
ROW
DON’T CARE
UNDEFINED

Related parts for MT48LC4M32B2P-6 IT:G