MT8952BP1 Zarlink, MT8952BP1 Datasheet - Page 3

no-image

MT8952BP1

Manufacturer Part Number
MT8952BP1
Description
PB FREE HDLC CONTROLLER, PLCC
Manufacturer
Zarlink
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT8952BP1
Manufacturer:
ZARLINK
Quantity:
70
Part Number:
MT8952BP1
Manufacturer:
ZARLINK
Quantity:
2 039
Pin Description (continued)
Pin No.
15-22
A3
0
0
0
0
0
0
0
0
1
1
11
12
13
14
23
24
25
26
27
28
Address Bits
A2
0
0
0
0
1
1
1
1
0
0
D0-D7
REOP
Name
TEOP
R/W
RST
V
V
CKi
CS
F0i
E
DD
SS
A1
0
0
1
1
0
0
1
1
0
0
Chip Select Input - This is an active LOW input enabling the Read or Write operation to
various registers in the Protocol Controller.
Enable Clock Input - This input activates the Address Bus and R/W input and enables
data transfers on the Data Bus.
Read/Write Control - This input controls the direction of data flow on the data bus. When
HIGH, the I/O buffer acts as an output driver and as an input buffer when LOW.
Ground (0 Volt).
Bidirectional Data Bus - These Data Bus I/O ports allow the data transfer between the
HDLC Protocol Controller and the microprocessor.
Receive End Of Packet (Output) - This is a HIGH going pulse that occurs for one bit
duration when a closing flag is detected on the incoming packets, or the incoming packet is
aborted, or when an invalid packet of 24 or more bits is received.
Transmit End Of Packet (Output) - This is a HIGH going pulse that occurs for one bit
duration when a packet is transmitted correctly or aborted.
Clock Input (Bit rate clock or 2 x bit rate clock in ST-BUS format while in the Internal
Timing Mode and bit rate Clock in the External Timing Mode) - This is the clock input
used for shifting in/out the formatted packets. It can be at bit rate (C2i) or twice the bit rate
(C4i) in ST-BUS format while the Protocol Controller is in the Internal Timing Mode. Whether
the clock should be C2i (typically 2.048 MHz) or C4i (typically 4.096 MHz) is decided by the
BRCK bit in the Timing Control Register. If the Protocol Controller is in the External Timing
Mode, it is at the bit rate.
Frame Pulse Input - This is the frame pulse input in ST-BUS format to establish the
beginning of the frame in the Internal Timing Mode. This is also the signal clocking the
watchdog timer.
RESET Input - This is an active LOW Schmitt Trigger input, resetting all the registers
including the transmit and receive FIFOs and the watchdog timer.
Supply (5 Volts).
A0
0
1
0
1
0
1
0
1
0
1
C-Channel Control (Transmit)
C-Channel Status (Receive)
Table 1. Register Addresses
Receive Address
Interrupt Enable
General Status
Timing Control
Receive Data
Interrupt Flag
FIFO Status
Control
Read
Description
Registers
ISO-CMOS
C-Channel Control (Transmit)
Receive Address
Watchdog Timer
Interrupt Enable
Timing Control
Transmit Data
Control
Write
-
-
-
MT8952B
3-63

Related parts for MT8952BP1