LAN9303I-ABZJ SMSC, LAN9303I-ABZJ Datasheet - Page 18

no-image

LAN9303I-ABZJ

Manufacturer Part Number
LAN9303I-ABZJ
Description
Ethernet ICs 3 Port 0/100 Ether Switch MII/RMII/Turb
Manufacturer
SMSC
Datasheet

Specifications of LAN9303I-ABZJ

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9303I-ABZJ
Manufacturer:
Standard
Quantity:
1 955
Part Number:
LAN9303I-ABZJ
Manufacturer:
SMSC10
Quantity:
510
Part Number:
LAN9303I-ABZJ
Manufacturer:
SMSC
Quantity:
20 000
Revision 1.4 (07-07-10)
2.2.4
2.2.5
2.2.6
2.2.7
2.2.8
Ethernet PHYs
The device contains three PHYs: Port 1 PHY, Port 2 PHY and a Virtual PHY. The Port 1 & 2 PHYs
are identical in functionality and each connect their corresponding Ethernet signal pins to the Switch
Fabric MAC of their respective port. These PHYs interface with their respective MAC via an internal
MII interface. The Virtual PHY provides the virtual functionality of a PHY and allows connection of an
external MAC to port 0 of the Switch Fabric as if it was connected to a single port PHY. All PHYs
comply with the IEEE 802.3 Physical Layer for Twisted Pair Ethernet and can be configured for full/half
duplex 100 Mbps (100BASE-TX) or 10Mbps (10BASE-T) Ethernet operation. All PHY registers follow
the IEEE 802.3 (clause 22.2.4) specified MII management register set.
PHY Management Interface (PMI)
The PHY Management Interface (PMI) is used to serially access the internal PHYs as well as the
external PHY on the MII pins (in MAC mode only, see
implements the IEEE 802.3 management protocol, providing read/write commands for PHY
configuration.
I
This module provides an I
device. The I
condition detection, data bit transmission/reception, and acknowledge generation/reception), handles
the slave command protocol, and performs system register reads and writes. The I
conforms to the NXP I
for these modes is discussed in
SMI Slave Controller
This module provides a SMI slave interface which can be used for CPU management of the device
via the MII pins, and allows CPU access to all system CSRs. SMI uses the same pins and protocol of
the IEEE MII management function, and differs only in that SMI provides access to all internal registers
by using a non-standard extended addressing map. The SMI protocol co-exists with the MII
management protocol by using the upper half of the PHY address space (16 through 31). A list of
management modes and configurations settings for these modes is discussed in
of Operation"
EEPROM Controller/Loader
The EEPROM Controller is an I
the system register bus and the EEPROM Loader. Multiple sizes of external EEPROMs are supported
along with various EEPROM commands, allowing for the efficient storage and retrieval of static data.
The I
The EEPROM Loader module interfaces to the EEPROM Controller, Ethernet PHYs, and the system
CSRs. The EEPROM Loader provides the automatic loading of configuration settings from the
EEPROM into the device at reset, allowing the device to operate unmanaged. The EEPROM Loader
2
C Slave Controller
Buffer Manager
This block controls the free buffer space, multi-level transmit queues, transmission scheduling, and
packet dropping of the Switch Fabric. 32K of buffer RAM allows for the storage of multiple packets
while forwarding operations are completed. Each port is allocated a cluster of 4 dynamic QoS
queues which allow each queue size to grow and shrink with traffic, effectively utilizing all available
memory. This memory is managed dynamically via the Buffer Manager block.
Switch CSRs
This block contains all switch related control and status registers, and allows all aspects of the
Switch Fabric to be managed. These registers are indirectly accessible via the system control and
status registers.
2
C interface conforms to the NXP I
2
C slave controller implements the low level I
2
C-Bus Specification. A list of management modes and configurations settings
2
C slave interface which can be used for CPU serial management of the
Small Form Factor Three Port 10/100 Managed Ethernet Switch with Single MII/RMII/Turbo MII
2
C master module which interfaces an optional external EEPROM with
Section 2.3, "Modes of Operation"
DATASHEET
2
C-Bus Specification.
18
Section 2.3, "Modes of
2
C slave serial interface (start and stop
SMSC LAN9303/LAN9303i
Operation"). The PMI
Section 2.3, "Modes
2
C slave controller
Datasheet

Related parts for LAN9303I-ABZJ