LAN9217-MT SMSC, LAN9217-MT Datasheet - Page 121

no-image

LAN9217-MT

Manufacturer Part Number
LAN9217-MT
Description
Ethernet ICs Hi Perfrm Sngl Chip Ethrnet Contrllr
Manufacturer
SMSC
Type
Single Chip MAC and PHY Controllerr
Datasheet

Specifications of LAN9217-MT

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Controllers
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 Mbps, 100 Mbps
Supply Voltage (max)
3.3 V
Supply Voltage (min)
0 V
Supply Current (max)
69 mA
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9217-MT
Manufacturer:
Standard
Quantity:
2 468
Part Number:
LAN9217-MT
Manufacturer:
SMSC
Quantity:
20 000
Company:
Part Number:
LAN9217-MT
Quantity:
15
16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX Support
Datasheet
SMSC LAN9217
6.1.2
RX Status FIFO
TX Status FIFO
RX Data FIFO
READING...
RX_DROP
AFTER
Special Restrictions on Back-to-Back Read Cycles
There are also restrictions on specific back-to-back read operations. These restrictions concern
reading specific registers after reading resources that have side effects. In many cases there is a delay
between reading the LAN9217, and the subsequent indication of the expected change in the control
register values.
In order to prevent the host from reading stale data on back-to-back reads, minimum wait periods have
been established. These periods are specified in
processor is required to wait the specified period of time between read operations of specific
combinations of resources. The wait period is dependant upon the combination of registers being read.
Performing "dummy" reads of the BYTE_TEST register is a convenient way to guarantee that the
minimum wait time restriction is met.
required for back-to-back read operations. The number of BYTE_TEST reads in this table is based on
the minimum timing for Tcycle (45ns). For microprocessors with slower busses the number of reads
may be reduced as long as the total time is equal to, or greater than the time specified in the table.
Dummy reads of the BYTE_TEST register are not required as long as the minimum time period is met.
WAIT FOR THIS MANY
NS…
135
135
135
180
Table 6.2 Read After Read Timing Rules
DATASHEET
Table 6.2
(ASSUMING Tcycle OF 45NS)
121
OR PERFORM THIS MANY
READS OF BYTE_TEST…
Table 6.2, "Read After Read Timing
also shows the number of dummy reads that are
3
3
3
4
BEFORE READING...
RX_FIFO_INF
RX_FIFO_INF
TX_FIFO_INF
RX_DROP
Revision 2.7 (03-15-10)
Rules". The host

Related parts for LAN9217-MT