M48T86MH1 STMicroelectronics, M48T86MH1 Datasheet - Page 22

Real Time Clock USE 511-M48T86MH1E

M48T86MH1

Manufacturer Part Number
M48T86MH1
Description
Real Time Clock USE 511-M48T86MH1E
Manufacturer
STMicroelectronics
Datasheet

Specifications of M48T86MH1

Function
Clock, Calendar, Interrupt, Alarm
Rtc Memory Size
128 B
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.5 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Rtc Bus Interface
Multiplexed
Package / Case
SO-28
Time Format
HH:MM:SS, Binary
Date Format
DW:DM:M:Y, Binary
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M48T86MH1
Manufacturer:
CARTYS
Quantity:
2 585
Part Number:
M48T86MH1
Manufacturer:
ST
Quantity:
1 000
Part Number:
M48T86MH1
Manufacturer:
ST
0
Part Number:
M48T86MH1
Manufacturer:
ST
Quantity:
20 000
Part Number:
M48T86MH1/01
Manufacturer:
ST
0
Part Number:
M48T86MH1F
Manufacturer:
ST
0
Clock operations
3.12.2
3.12.3
3.12.4
3.12.5
3.13
3.13.1
3.13.2
22/36
PF: periodic interrupt flag
The Periodic Interrupt Flag (PF) is a “Read only” bit which is set to a '1' when an edge is
detected on the selected tap of the divider chain. The RS3-RS0 bits establish the periodic
rate. PF is set to a '1' independent of the state of the PIE Bit. The IRQ signal is active and
will set the IRQF bit. The PF bit is cleared by a RST or a software READ of Register C.
AF: alarm flag
A '1' in the AF (Alarm Interrupt Flag) bit indicates that the current time has matched the
alarm time. If the AIE bit is also a '1,' the IRQ pin will go low and a '1' will appear in the IRQF
Bit. A RST or a READ of Register C will clear AF.
UF: update ended interrupt flag
The Update Ended Interrupt Flag (UF) bit is set after each update cycle. When the UIE bit is
set to a '1,' the '1' in the UF bit causes the IRQF bit to be a '1.' This will assert the IRQ pin.
UF is cleared by reading Register C or a RST.
BIT 0 through 3: unused bits
Bit 3 through Bit 0 are unused. These bits always read '0' and cannot be written.
Register D
VRT: valid RAM and time
The Valid RAM and Time (VRT) bit is set to the '1' state by STMicroelectronics prior to
shipment. This bit is not writable and should always be a '1' when read. If a '0' is ever
present, an exhausted internal lithium cell is indicated and both the contents of the RTC
data and RAM data are questionable. This bit is unaffected by RST.
BIT 0 through 6: unused bits
The remaining bits of Register D are not usable. They cannot be written and when read,
they will always read '0.'
Table 7.
Table 8.
IRQF
BIT7
BIT7
VRT
Register C MSB
Register D MSB
BIT6
BIT6
PF
0
BIT5
BIT5
AF
0
BIT4
BIT4
UF
0
BIT3
BIT3
0
0
BIT2
BIT2
0
0
BIT1
BIT1
0
0
M48T86
BIT0
BIT0
0
0

Related parts for M48T86MH1