CS8415A-CZ Cirrus Logic Inc, CS8415A-CZ Datasheet - Page 29

no-image

CS8415A-CZ

Manufacturer Part Number
CS8415A-CZ
Description
Receiver IC
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CS8415A-CZ

Driver Case Style
TSSOP
No. Of Pins
28
Mounting Type
Surface Mount
No. Of Channels
7
Peak Reflow Compatible (260 C)
No
Supply Voltage
5V
Supply Voltage Max
5V
Leaded Process Compatible
No
Interface Type
Serial
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS8415A-CZ
Manufacturer:
PHILIPS
Quantity:
246
Part Number:
CS8415A-CZ
Manufacturer:
CS
Quantity:
20 000
Part Number:
CS8415A-CZR
Quantity:
4 632
Part Number:
CS8415A-CZR
Manufacturer:
CIRRUS LOGIC
Quantity:
163
Part Number:
CS8415A-CZR
Manufacturer:
CIRRUSLOGIC
Quantity:
20 000
Part Number:
CS8415A-CZZ
Manufacturer:
CIRRUS
Quantity:
2 000
Part Number:
CS8415A-CZZ
Manufacturer:
CIRRUS
Quantity:
64
Part Number:
CS8415A-CZZ
Manufacturer:
CIRRUS
Quantity:
20 000
8.15
8.16
The following 10 registers contain the decoded Q-channel subcode data
8.17
This register allows the calculation of the incoming sample rate by the host microcontroller from the equation
SRR=Fso/Fsi. The Fso is determined by OMCK. This value is represented as an integer and a fractional part. The
value is meaningful only after the both the PLL has reached lock. F
would be 48KHz(48KHz=12.288MHz/256). Then if the in put sample rate is also 48KHz, you would get
1.0 from the SRR register.(The value from the SRR register is hexadecimal, so the actual value you will
get is 40h)
8.18
Either channel status data buffer E or user data buffer E is accessible through these register addresses.
8.19
DS470PP3
ABS SECOND
ABS MINUTE
ABS FRAME
ADDRESS
SECOND
MINUTE
FRAME
TRACK
INDEX
ZERO
ORR7
ID3
7
0
7
7
7
User Data Buffer Control (13h)
Q-Channel Subcode Bytes 0 to 9 (14h - 1Dh) (Read Only)
OMCK/RMCK Ratio (1Eh) (Read Only)
C-bit or U-bit Data Buffer (1Fh - 37h)
CS8415A I.D. and Version Register (7Fh) (Read Only)
DETUI - D to E U-data buffer transfer inhibit bit (valid in block mode only).
ORR7:6 - Integer part of the ratio
ORR5:0 - Fractional part of the ratio
ID3:0 - ID code for the CS8415A. Permanently set to 0100
VER3:0 - CS8415A revision level. Revision A is coded as 0001
.
ABS SECOND
ABS MINUTE
ABS FRAME
ADDRESS
SECOND
MINUTE
FRAME
TRACK
INDEX
ZERO
ORR6
1 - Inhibit U-data D to E buffer transfers
Default = ‘0’
0 - Allow U-data D to E buffer transfers
ID2
6
6
6
6
0
ABS SECOND
ABS MINUTE
ABS FRAME
ADDRESS
SECOND
MINUTE
TRACK
FRAME
INDEX
ZERO
ORR5
ID1
5
5
5
5
0
ABS SECOND
ABS MINUTE
(Integer value=Integer(SRR[7:6]))
ABS FRAME
ADDRESS
SECOND
MINUTE
FRAME
TRACK
INDEX
ZERO
ORR4
(Fraction value=Integer(SRR[5:0])/64)
ID0
4
4
4
4
0
ABS SECOND
ABS MINUTE
ABS FRAME
CONTROL
SECOND
MINUTE
FRAME
TRACK
INDEX
ZERO
ORR3
VER3
3
3
3
3
0
or example, if the OMCK is 12.288MHz, Fso
ABS SECOND
ABS MINUTE
ABS FRAME
CONTROL
SECOND
MINUTE
FRAME
TRACK
INDEX
ZERO
ORR2
VER2
2
0
2
2
2
ABS SECOND
ABS MINUTE
ABS FRAME
CONTROL
SECOND
MINUTE
FRAME
TRACK
DETUI
INDEX
ZERO
ORR1
VER1
1
1
1
1
CS8415A
ABS SECOND
ABS MINUTE
ABS FRAME
CONTROL
SECOND
MINUTE
TRACK
FRAME
INDEX
ZERO
ORR0
VER0
0
0
0
0
0
29

Related parts for CS8415A-CZ