CS61584A-IQ5Z Cirrus Logic Inc, CS61584A-IQ5Z Datasheet - Page 35

no-image

CS61584A-IQ5Z

Manufacturer Part Number
CS61584A-IQ5Z
Description
IC,Line Interface,QFP,64PIN,PLASTIC
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CS61584A-IQ5Z

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS61584A-IQ5Z
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS61584A-IQ5Z
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS61584A-IQ5ZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
10.10 Pause-DR State
The pause state allows the test controller to tempo-
rarily halt the shifting of data through the test data
register in the serial path between J-TDI and J-
TDO. For example, this state could be used to al-
low the tester to reload its pin memory from disk
during application of a long test sequence. The test
data register selected by the current instruction re-
tains its previous value and the instruction does not
change during this state. The controller remains in
this state as long as J-TMS is low. When J-TMS
goes high and a rising edge is applied to J-TCK, the
controller moves to the Exit2-DR state.
10.11 Exit2-DR State
This is a temporary state. While in this state, if J-
TMS is held high, a rising edge applied to J-TCK
causes the controller to enter the Update-DR state,
which terminates the scanning process. If J-TMS is
held low and a rising edge is applied to J-TCK, the
controller enters the Shift-DR state. The test data
register selected by the current instruction retains
its previous value and the instruction does not
change during this state.
10.12 Update-DR State
The Boundary Scan Register is provided with a
latched parallel output to prevent changes while
data is shifted in response to the EXTEST and
SAMPLE/PRELOAD instructions. When the TAP
controller is in this state and the Boundary Scan
Register is selected, data is latched into the parallel
output of this register from the shift-register path
on the falling edge of J-TCK. The data held at the
latched parallel output changes only in this state.
All shift-register stages in the test data register se-
lected by the current instruction retain their previ-
DS261PP5
DS261F1
DS261PP5
ous value and the instruction does not change
during this state.
10.13 Select-IR-Scan State
This is a temporary controller state. The test data
register selected by the current instruction retains
its previous state. If J-TMS is held low and a rising
edge is applied to J-TCK when in this state, the
controller moves into the Capture-IR state, and a
scan sequence for the instruction register is initiat-
ed. If J-TMS is held high and a rising edge is ap-
plied to J-TCK, the controller moves to the Test-
Logic-Reset state. The instruction does not change
during this state.
10.14 Capture-IR State
In this controller state, the shift register contained
in the instruction register loads a fixed value of
"01" on the rising edge of J-TCK. This supports
fault-isolation of the board-level serial test data
path. Data registers selected by the current instruc-
tion retain their value and the instruction does not
change during this state. When the controller is in
this state and a rising edge is applied to J-TCK, the
controller enters the Exit1-IR state if J-TMS is held
high, or the Shift-IR state if J-TMS is held low.
10.15 Shift-IR State
In this state, the shift register contained in the in-
struction register is connected between J-TDI and
J-TDO and shifts data one stage towards its serial
output on each rising edge of J-TCK. The test data
register selected by the current instruction retains
its previous value and the instruction does not
change during this state. When the controller is in
this state and a rising edge is applied to J-TCK, the
controller enters the Exit1-IR state if J-TMS is held
high, or remains in the Shift-IR state if J-TMS is
held low.
CS61584A
CS61584A
35
35

Related parts for CS61584A-IQ5Z