78Q8430-100CGT/F TERIDIAN, 78Q8430-100CGT/F Datasheet - Page 17

no-image

78Q8430-100CGT/F

Manufacturer Part Number
78Q8430-100CGT/F
Description
IC, ETHERNET TXRX, IEEE 802.3, LQFP-100
Manufacturer
TERIDIAN
Datasheet

Specifications of 78Q8430-100CGT/F

No. Of Ports
2
Ethernet Type
IEEE 802.3x, IEEE 802.3u, IEEE 802.3-2000
Ic Interface Type
Host Bus, JTAG
Supply Voltage Range
0V To 3.3V
Operating Temperature Range
0°C To +70°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
MR16: Vendor Specific Register
Page: 17 of 39
16.3:2
16.15
16.14
16.13
16.12
16.11
16.10
16.9
16.8
16.7
16.6
16.5
16.4
BIT
SYMBOL
RVSPOL
TXHIM
INPOL
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
RPTR
SQEI
NL10
APOL
TYPE
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
R
R
R
R
DEFAULT DESCRIPTION
(0)
0h
0
0
0
0
0
0
1
0
1
0
0
Repeater Mode:
Repeater mode of operation. In this mode, full duplex is prohibited,
CRS responds to receive activity only and, in 10Base-T mode, the SQE
test function is disabled.
When this bit is ‘0’, the INTR pin is forced low to signal an interrupt.
Setting this bit to ‘1’ causes the INTR pin to be forced high to signal an
interrupt.
Reserved
Transmitter High-Impedance Mode:
transmit pins and the TX_CLK pin are put into a high-impedance state.
The receive circuitry remains fully functional.
SQE Test Inhibit: Setting this bit to ‘1’ disables 10Base-T SQE testing.
By default, this bit is ‘0’ and the SQE test is performed by generating a
COL pulse following the completion of a packet transmission.
10Base-T Natural Loopback: Setting this bit to ‘1’ causes transmit data
received on the TXD0-3 pins to be automatically looped back to the
RXD0-3 pins when 10Base-T mode is enabled.
Reserved
Reserved
Reserved
Reserved
Auto Polarity:
78Q2123/78Q2133 are able to automatically invert the received signal
due to a wrong polarity connection. It does so by detecting the polarity
of the link pulses. Setting this bit to ‘1’ disables this feature.
Reverse Polarity: The reverse polarity is detected either through 8
inverted 10Base-T link pulses (NLP) or through one burst of inverted
clock pulses in the auto-negotiation link pulses (FLP).
reverse polarity is detected and if the Auto Polarity feature is enabled,
the 78Q2123/78Q2133 will invert the receive data input and set this bit
to ‘1’. If Auto Polarity is disabled, then this bit is writeable. Writing a ‘1’
to this bit forces the polarity of the receive signal to be reversed.
Reserved: Must set to ‘00’.
©
2006 Teridian Semiconductor Corporation
During auto-negotiation and 10BASE-T mode, the
When set, the 78Q2123/78Q2133 are put into
10/100BASE-TX Transceiver
When set, the TXOP/TXON
When the
Rev 1.1

Related parts for 78Q8430-100CGT/F