78Q8430-100CGT/F TERIDIAN, 78Q8430-100CGT/F Datasheet - Page 12

no-image

78Q8430-100CGT/F

Manufacturer Part Number
78Q8430-100CGT/F
Description
IC, ETHERNET TXRX, IEEE 802.3, LQFP-100
Manufacturer
TERIDIAN
Datasheet

Specifications of 78Q8430-100CGT/F

No. Of Ports
2
Ethernet Type
IEEE 802.3x, IEEE 802.3u, IEEE 802.3-2000
Ic Interface Type
Host Bus, JTAG
Supply Voltage Range
0V To 3.3V
Operating Temperature Range
0°C To +70°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
MR0: Control Register
Page: 12 of 39
0.6:0
0.15
0.14
0.13
0.12
0.11
0.10
BIT
0.9
0.8
0.7
SPEEDSL
SYMBOL
LOOPBK
ANEGEN
DUPLEX
PWRDN
RANEG
RESET
RSVD
COLT
ISO
TYPE DEFAULT DESCRIPTION
R/WC
R/WC
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
0
0
1
1
0
0
0
1
0
0
Reset: Setting this bit to ‘1’ resets the device and sets all registers to
their default states. This bit is self-clearing.
Loopback: When this bit is set to ‘1’, input data at TXD[3:0] is output
at RXD[3:0]. No transmission of data on the network medium occurs
and receive data on the network medium is ignored. By default, the
loopback signal path encompasses most of the digital functional
blocks. This bit allows for diagnostic testing.
Speed Selection: This bit determines the speed of operation of the
78Q2123/78Q2133.
operation and a ‘0’ indicates 10Base-T mode. This bit will default to a
‘1’ upon reset. When auto-negotiation is enabled, this bit will not be
writable and will have no effect on the 78Q2123/78Q2133. If auto-
negotiation is not enabled, this bit may be written to force manual
configuration.
Auto-Negotiation Enable: The auto-negotiation process is enabled by
setting this bit to ‘1’. This bit will default to ‘1’. If this bit is cleared to
‘0’, manual speed and duplex mode selection is accomplished through
bits 0.13 (SPEEDSL) and 0.8 (DUPLEX) of the Control Register.
Power-Down: The device may be placed in a low power consumption
state by setting this bit to ‘1’. While in the power-down state, the
device will still respond to management transactions.
Isolate: When set to ‘1’, the device will present a high-impedance on
its MII output pins. This allows for multiple PHY’s to be attached to
the same MII interface. When the device is isolated, it still responds to
management transactions.
Restart Auto-Negotiation: Normally, the Auto-Negotiation process is
started at power up. The process can be restarted by setting this bit
to ‘1’. This bit is self-clearing.
Duplex Mode: This bit determines whether the device supports full-
duplex or half-duplex. A ‘1’ indicates full-duplex operation and a ‘0’
indicates half-duplex. This bit will default to ‘1’ upon reset. When
auto-negotiation is enabled, this bit will not be writable and will have
no effect on the 78Q2123/78Q2133.
enabled, this bit may be written to force manual configuration.
Collision Test: When this bit is set to ‘1’, the device will assert the
COL signal in response to the assertion of the TX_EN signal.
Collision test is disabled if the PCSBP bit, MR16.1, is high. Collision
test can be activated regardless of the duplex mode of operation.
Reserved
©
2006 Teridian Semiconductor Corporation
Setting this bit to ‘1’ indicates 100Base-TX
10/100BASE-TX Transceiver
If auto-negotiation is not
Rev 1.1

Related parts for 78Q8430-100CGT/F