A42MX09-PQG100 Actel, A42MX09-PQG100 Datasheet - Page 71

no-image

A42MX09-PQG100

Manufacturer Part Number
A42MX09-PQG100
Description
FPGA - Field Programmable Gate Array 14K System Gates
Manufacturer
Actel
Datasheet

Specifications of A42MX09-PQG100

Processor Series
A42MX09
Core
IP Core
Number Of Macrocells
336
Maximum Operating Frequency
250 MHz
Number Of Programmable I/os
104
Delay Time
5.6 ns
Supply Voltage (max)
5.5 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA
Mounting Style
SMD/SMT
Supply Voltage (min)
3 V
Number Of Gates
14 K
Package / Case
PQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A42MX09-PQG100
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A42MX09-PQG100A
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A42MX09-PQG100I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A42MX09-PQG100I
Quantity:
33
Table 36 •
Parameter Description
CMOS Output Module Timing
t
t
t
t
t
t
t
t
t
t
t
t
d
d
Notes:
1. For dual-module macros, use t
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
4. Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/
5. Delays based on 35 pF loading.
DLH
DHL
ENZH
ENZL
ENHZ
ENLZ
GLH
GHL
LSU
LH
LCO
ACO
TLH
THL
device performance. Post-route timing analysis or simulation is required to determine actual performance.
obtained from the Timer utility.
hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
the G input subtracts (adds) to the internal setup (hold) time.
A42MX24 Timing Characteristics (Nominal 5.0V Operation) (Continued)
(Worst-Case Commercial Conditions, V
Data-to-Pad HIGH
Data-to-Pad LOW
Enable Pad Z to HIGH
Enable Pad Z to LOW
Enable Pad HIGH to Z
Enable Pad LOW to Z
G-to-Pad HIGH
G-to-Pad LOW
I/O Latch Set-Up
I/O Latch Hold
I/O Latch Clock-to-Out (Pad-to-
Pad) 32 I/O
Array Latch Clock-to-Out (Pad-
to-Pad) 32 I/O
Capacitive Loading, LOW to HIGH
Capacitive Loading, HIGH to LOW
PD1
5
+ t
RD1
+ t
PDn
Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Units
‘–3’ Speed
0.5
0.0
, t
CO
CCA
+ t
10.6
0.04
0.03
3.1
2.4
2.5
2.8
5.2
4.8
4.9
4.9
5.5
RD1
= 4.75V, T
+ t
v6.1
‘–2’Speed
PDn
0.5
0.0
, or t
J
11.8
0.04
0.03
= 70°C)
3.1
5.3
PD1
3.5
2.6
2.8
5.7
5.4
5.4
6.1
+ t
RD1
‘–1’ Speed
0.6
0.0
+ t
SUD
13.4
0.04
0.03
3.9
3.0
3.2
3.5
6.5
6.0
6.2
6.9
6.2
, whichever is appropriate.
‘Std’ Speed
0.7
0.0
40MX and 42MX FPGA Families
15.7
0.05
0.04
4.6
3.5
3.8
4.2
7.6
7.1
7.2
7.2
8.1
‘–F’ Speed
1.0
0.0
10.7
10.1
10.1
11.3
22.0
0.07
0.06
6.4
4.9
5.3
5.8
9.9
ns/pF
ns/pF
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
1-65

Related parts for A42MX09-PQG100