M30280F6HP#D3 Renesas Electronics America, M30280F6HP#D3 Datasheet - Page 210

no-image

M30280F6HP#D3

Manufacturer Part Number
M30280F6HP#D3
Description
MCU 3/5V 48K I-TEMP 80-LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/Tiny/28r
Datasheet

Specifications of M30280F6HP#D3

Core Processor
M16C/60
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, IEBus, SIO, UART/USART
Peripherals
DMA, POR, PWM, Voltage Detect, WDT
Number Of I /o
71
Program Memory Size
48KB (48K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30280F6HP#D3M30280F6HP
Manufacturer:
RENESAS
Quantity:
5 000
Company:
Part Number:
M30280F6HP#D3M30280F6HP
Quantity:
12 590
Company:
Part Number:
M30280F6HP#D3M30280F6HP D5A
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M30280F6HP#D3M30280F6HP D5A
Quantity:
12 474
Company:
Part Number:
M30280F6HP#D3M30280F6HP#D5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
M
R
R
e
E
1
Figure 14.18 Transfer Format
. v
J
6
0
C
2
9
2 /
0 .
B
14.1.2.2 Counter Measure for Communication Error
14.1.2.3 LSB First/MSB First Select Function
0
8
0
0
If a communication error occurs while transmitting or receiving in UART mode, follow the procedure
below.
• Resetting the UiRB register (i=0 to 2)
• Resetting the UiTB register (i=0 to 2)
As shown in Figure 14.18, use the UFORM bit in the UiC0 register to select the transfer format. This
function is valid when transfer data is 8 bits long.
(1) Set the RE bit in the UiC1 register to “0” (reception disabled)
(2) Set the RE bit in the UiC1 register to “1” (reception enabled)
(1) Set the SMD2 to SMD0 bits in UiMR register “000
(2) Set the SMD2 to SMD0 bits in UiMR register “001
(3) “1” is written to TE bit in the UiC1 register (reception enabled), regardless of the TE bit
G
4
J
7
a
o r
0 -
. n
u
ST : Start bit
P : Parity bit
SP : Stop bit
i = 0 to 2
NOTES:
2
(1) When the UFORM bit in the UiC0 register is set to "0" (LSB first)
(2) When the UFORM bit in the UiC0 register is set to "1" (MSB first)
CLK
T
R
CLK
T
R
3
p
0
X
X
X
X
, 1
1. This applies to the case where the CKPOL bit in the UiC0 register is set to "0" (transmit data output at the
0
D
D
(
D
D
M
i
i
i
i
i
i
2
falling edge and the receive data taken in at the rising edge of the transfer clock), the UiLCH bit in the UiC1
register is set to "0" (no reverse), the STPS bit in the UiMR register is set to "0" (1 stop bit) and the PRYE bit
in the UiMR register is set to "1" (parity enabled).
0
1
0
6
7
C
2 /
page 188
, 8
M
ST
ST
ST
ST
1
6
C
2 /
f o
D0
D
D
8
D
3
0
7
) B
7
8
5
D
D
D
D
1
1
6
6
D
D
D
D
2
2
5
5
D
D
D
D
3
3
4
4
D
D
D
D
4
4
3
3
2
2
” (Serial I/O disabled)
”, “101
D
D
D
D
5
5
2
2
2
D
D
D
D
”, “110
6
6
1
1
D
D
D
D
7
7
0
0
2
P
P
P
P
SP
SP
SP
SP
14.Serial I/O

Related parts for M30280F6HP#D3