AT89C51ID2-SLRIM Atmel, AT89C51ID2-SLRIM Datasheet - Page 21

IC MCU FLASH 8051 64K 5V 44-PLCC

AT89C51ID2-SLRIM

Manufacturer Part Number
AT89C51ID2-SLRIM
Description
IC MCU FLASH 8051 64K 5V 44-PLCC
Manufacturer
Atmel
Series
89Cr
Datasheet

Specifications of AT89C51ID2-SLRIM

Core Processor
8051
Core Size
8-Bit
Speed
60MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
34
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
44-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Data Converters
-
Other names
AT89C51ID2SLRIMTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89C51ID2-SLRIM
Manufacturer:
Atmel
Quantity:
10 000
Enhanced Features
X2 Feature
Description
4289C–8051–11/05
In comparison to the original 80C52, the AT89C51ID2 implements some new features,
which are
The AT89C51ID2 core needs only 6 clock periods per machine cycle. This feature
called ‘X2’ provides the following advantages:
In order to keep the original C51 compatibility, a divider by 2 is inserted between the
XTAL1 signal and the main clock input of the core (phase generator). This divider may
be disabled by software.
The clock for the whole circuit and peripherals is first divided by two before being used
by the CPU core and the peripherals.
This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is
bypassed, the signals on XTAL1 must have a cyclic ratio between 40 to 60%.
Figure 3 shows the clock generation block diagram. X2 bit is validated on the rising edge
of the XTAL1÷2 to avoid glitches when switching from X2 to STD mode. Figure 4 shows
the switching mode waveforms.
Figure 3. Clock Generation Diagram
XTAL1
X2 option
Dual Data Pointer
Extended RAM
Programmable Counter Array (PCA)
Hardware Watchdog
SPI interface
4-level interrupt priority system
power-off flag
ONCE mode
ALE disabling
Enhanced features on the UART and the timer 2
Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power.
Save power consumption while keeping same CPU power (oscillator power saving).
Save power consumption by dividing dynamically the operating frequency by 2 in
operating and idle modes.
Increase CPU power by 2 while keeping same crystal frequency.
:
FXTAL
2
XTAL1:2
CKCON0
X2
0
1
F
OSC
8 bit Prescaler
CKRL
AT89C51ID2
F
F
CLK CPU
CLK PERIPH
21

Related parts for AT89C51ID2-SLRIM