DF2212CUNP24V Renesas Electronics America, DF2212CUNP24V Datasheet - Page 393

MCU 16BIT FLASH 3V 128K 64-QFN

DF2212CUNP24V

Manufacturer Part Number
DF2212CUNP24V
Description
MCU 16BIT FLASH 3V 128K 64-QFN
Manufacturer
Renesas Electronics America
Series
H8® H8S/2200r
Datasheet

Specifications of DF2212CUNP24V

Core Processor
H8S/2000
Core Size
16-Bit
Speed
24MHz
Connectivity
SCI, SmartCard, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
37
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 6x10b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
64-QFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2212CUNP24V
Manufacturer:
Renesas Electronics America
Quantity:
135
Contention between TCNT Write and Overflow/Underflow: If there is an up-count or down-
count in the T
precedence and the TCFV/TCFU flag in TSR is not set. Figure 9.53 shows the operation timing
when there is contention between TCNT write and overflow.
Multiplexing of I/O Pins: In this LSI, the TCLKA input pin is multiplexed with the TIOCC0 I/O
pin, the TCLKB input pin with the TIOCD0 I/O pin, the TCLKC input pin with the TIOCB1 I/O
pin, and the TCLKD input pin with the TIOCB2 I/O pin. When an external clock is input, compare
match output should not be performed from a multiplexed pin.
Interrupts in Module Stop Mode: If module stop mode is entered when an interrupt has been
requested, it will not be possible to clear the CPU interrupt source or the DMAC activation source.
Interrupts should therefore be disabled before entering module stop mode.
Module Stop Mode Setting: TPU operation can be disabled or enabled using the module stop
control register. The initial setting is for TPU operation to be halted. Register access is enabled by
clearing module stop mode. For details, refer to section 20, Power-Down Modes.
2
state of a TCNT write cycle, and overflow/underflow occurs, the TCNT write takes
Address
Write signal
TCNT
TCFV flag
Figure 9.53 Contention between TCNT Write and Overflow
φ
H'FFFF
Prohibited
TCNT write cycle
TCNT address
T
1
T
2
Rev.7.00 Dec. 24, 2008 Page 337 of 698
M
TCNT write data
REJ09B0074-0700

Related parts for DF2212CUNP24V