R5F21294SNSP#U0 Renesas Electronics America, R5F21294SNSP#U0 Datasheet - Page 189

MCU 3/5V 16K+2K 20PIN-SSOP

R5F21294SNSP#U0

Manufacturer Part Number
R5F21294SNSP#U0
Description
MCU 3/5V 16K+2K 20PIN-SSOP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/R8C/Tiny/29r
Datasheet

Specifications of R5F21294SNSP#U0

Core Processor
R8C
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, LIN, SIO, SSU, UART/USART
Peripherals
LED, POR, Voltage Detect, WDT
Number Of I /o
13
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.2 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
20-SSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
R5F21294SNSP#U0R5F21294SNSP#UO
Manufacturer:
RENESAS
Quantity:
15 449
R8C/28 Group, R8C/29 Group
Rev.2.10
REJ09B0279-0210
Figure 14.24
14.2.5.2
The following three workarounds should be performed in programmable waveform generation mode.
(1) To write to registers TRBPRE and TRBPR during count operation (TCSTF bit is set to 1), note the
• When the TRBPRE register is written continuously, allow three or more cycles of the count source for each
• When the TRBPR register is written continuously, allow three or more cycles of the prescaler underflow
(2) To change registers TRBPRE and TRBPR during count operation (TCSTF bit is set to 1), synchronize
• Workaround example (a):
Sep 26, 2008
write interval.
for each write interval.
As shown in Figure 14.24, write to registers TRBSC and TRBPR in the timer RB interrupt routine. These
write operations must be completed by the beginning of period A.
following points:
the TRBO output cycle using a timer RB interrupt, etc. This operation should be preformed only once in
the same output cycle. Also, make sure that writing to the TRBPR register does not occur during period
A shown in Figures 14.24 and 14.25.
The following shows the detailed workaround examples.
Programmable waveform generation mode
Workaround Example (a) When Timer RB interrupt is Used
TRBO pin output
(a) Period between interrupt request generation and the completion of execution of an instruction. The length of time
(b) 20 cycles. 21 cycles for address match and single-step interrupts.
underflow signal
varies depending on the instruction being executed.
The DIVX instruction requires the longest time, 30 cycles (assuming no wait states and that a register is set as
the divisor).
TRBIC register
Count source/
Interrupt request
is generated
prescaler
IR bit in
Page 170 of 441
(a)
sequence
Interrupt
(b)
Primary period
Interrupt request is
acknowledged
interrupt routine
Instruction in
Set the secondary and then
the primary register immediately
Ensure sufficient time
Secondary period
Period A
14. Timers

Related parts for R5F21294SNSP#U0