ST10R272LT1 STMicroelectronics, ST10R272LT1 Datasheet - Page 20

MCU 16BIT ROMLESS LV 100-TQFP

ST10R272LT1

Manufacturer Part Number
ST10R272LT1
Description
MCU 16BIT ROMLESS LV 100-TQFP
Manufacturer
STMicroelectronics
Series
ST10r
Datasheet

Specifications of ST10R272LT1

Core Processor
ST10
Core Size
16-Bit
Speed
50MHz
Connectivity
EBI/EMI, SSP, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
77
Program Memory Type
ROMless
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
100-TQFP, 100-VQFP
Controller Family/series
ST10
No. Of I/o's
77
Ram Memory Size
1KB
Cpu Speed
50MHz
No. Of Timers
5
Embedded Interface Type
SPI, USART
No. Of Pwm Channels
1
Rohs Compliant
Yes
Processor Series
ST10R2x
Core
ST10
Data Bus Width
16 bit
Data Ram Size
1 KB
Interface Type
SSP, USART
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
77
Number Of Timers
5
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
On-chip Adc
16 bit
Case
QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST10R272LT1
Manufacturer:
PANASONIC
Quantity:
30 000
Part Number:
ST10R272LT1
Manufacturer:
ST
0
Part Number:
ST10R272LT1
Manufacturer:
ST
Quantity:
20 000
Part Number:
ST10R272LT1/TR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST10R272LT1/TR
Manufacturer:
ST
0
Part Number:
ST10R272LT1VJ022IWC
Manufacturer:
ST
0
Part Number:
ST10R272LT1VJ024WBS
Manufacturer:
ST
0
ST10R272L - MULTIPLY-ACCUMULATE UNIT (MAC)
Accumulator shifter
The Accumulator shifter is a parallel shifter with a 40-bit input and a 40-bit output. The source
operand of the shifter is the Accumulator and the possible shifting operations are:
E, SV and SL bits from MSW are affected by Left shifts, therefore if the saturation mechanism
is enabled (MS), the behavior is similar to the one of the arithmetic unit. The carry flag C is
also affected by left shifts.
Repeat unit
The MAC includes a repeat unit allowing the repetition of some co-processor instructions up
to 2
times) or by the content of the Repeat Count (bits 12 to 0) in the MAC Repeat Word (MRW). If
the Repeat Count equals “N” the instruction will be executed “N+1” times. At each iteration of
a cumulative instruction the Repeat Count is tested for zero. If it is zero the instruction is
terminated else the Repeat Count is decremented and the instruction is repeated. During
such a repeat sequence, the Repeat Flag in MRW is set until the last execution of the
repeated instruction.
The syntax of repeated instructions is shown in the following examples:
In example 1, the instruction is repeated according to a 5-bit immediate value. The Repeat
Count in MRW is automatically loaded with this value minus one (MRW=23).
In this example, the instruction is repeated according to the Repeat Count in MRW. Notice that
due to the pipeline processing at least one instruction should be inserted between the write of
MRW and the next repeated instruction.
Repeat sequences may be interrupted. When an interrupt occurs during a repeat sequence,
the sequence is stopped and the interrupt routine is executed. The repeat sequence resumes
at the end of the interrupt routine. During the interrupt, MR remains set, indicating that a
repeated instruction has been interrupted and the Repeat Count holds the number (minus 1)
20/77
1
1
1
No shift (Unmodified)
Up to 8-bit Arithmetic Left Shift
Up to 8-bit Arithmetic Right Shift
13
(8192) times. The repeat count may be specified either by an immediate value (up to 31
Repeat #24 times
CoMAC[IDX0+],[R0+]
MOV MRW, #00FFh
NOP
Repeat MRW times
CoMACM [IDX1-],[R2+]
; repeated 24 times
; load MRW
; instruction latency
; repeated 256 times

Related parts for ST10R272LT1