ATMEGA3250V-8AU Atmel, ATMEGA3250V-8AU Datasheet - Page 359

IC AVR MCU 32K 8MHZ 100TQFP

ATMEGA3250V-8AU

Manufacturer Part Number
ATMEGA3250V-8AU
Description
IC AVR MCU 32K 8MHZ 100TQFP
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheets

Specifications of ATMEGA3250V-8AU

Core Processor
AVR
Core Size
8-Bit
Speed
8MHz
Connectivity
SPI, UART/USART, USI
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
69
Program Memory Size
32KB (16K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
Processor Series
ATMEGA32x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
2 KB
Interface Type
SPI, UART, USI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
69
Number Of Timers
3
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Package
100TQFP
Device Core
AVR
Family Name
ATmega
Maximum Speed
8 MHz
For Use With
ATSTK600-TQFP100 - STK600 SOCKET/ADAPTER 100-TQFP770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAG770-1005 - ISP 4PORT FOR ATMEL AVR MCU JTAG770-1004 - ISP 4PORT FOR ATMEL AVR MCU SPIATAVRISP2 - PROGRAMMER AVR IN SYSTEMATSTK504 - STARTER KIT AVR EXP MOD 100P LCD
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA3250V-8AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATMEGA3250V-8AU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATMEGA3250V-8AUR
Manufacturer:
Atmel
Quantity:
10 000
2570M–AVR–04/11
23 JTAG Interface and On-chip Debug System ..................................... 218
24 IEEE 1149.1 (JTAG) Boundary-scan ................................................... 224
25 Boot Loader Support – Read-While-Write Self-Programming ......... 251
22.4
22.5
22.6
22.7
22.8
23.1
23.2
23.3
23.4
23.5
23.6
23.7
23.8
23.9
23.10
24.1
24.2
24.3
24.4
24.5
24.6
24.7
24.8
25.1
25.2
25.3
25.4
25.5
25.6
25.7
25.8
25.9
Prescaling and Conversion Timing ................................................................204
Changing Channel or Reference Selection ...................................................206
ADC Noise Canceler .....................................................................................207
ADC Conversion Result .................................................................................211
Register Description ......................................................................................213
Features ........................................................................................................218
Overview ........................................................................................................218
TAP – Test Access Port ................................................................................218
TAP Controller ...............................................................................................220
Using the Boundary-scan Chain ....................................................................221
Using the On-chip Debug System .................................................................221
On-chip Debug Specific JTAG Instructions ...................................................222
Using the JTAG Programming Capabilities ...................................................223
Bibliography ...................................................................................................223
Register Description ......................................................................................223
Features ........................................................................................................224
System Overview ...........................................................................................224
Data Registers ...............................................................................................224
Boundary-scan Specific JTAG Instructions ...................................................226
Boundary-scan Related Register in I/O Memory ...........................................227
Boundary-scan Chain ....................................................................................228
Boundary-scan Order ....................................................................................237
Boundary-scan Description Language Files ..................................................250
Features ........................................................................................................251
Overview ........................................................................................................251
Application and Boot Loader Flash Sections .................................................251
Read-While-Write and No Read-While-Write Flash Sections ........................252
Boot Loader Lock Bits ...................................................................................254
Entering the Boot Loader Program ................................................................255
Addressing the Flash During Self-Programming ...........................................256
Self-Programming the Flash ..........................................................................257
Register Description ......................................................................................263
ATmega325/3250/645/6450
v

Related parts for ATMEGA3250V-8AU