AT90PWM81-16SF Atmel, AT90PWM81-16SF Datasheet - Page 176

IC MCU AVR 8K FLASH ISP 20SOIC

AT90PWM81-16SF

Manufacturer Part Number
AT90PWM81-16SF
Description
IC MCU AVR 8K FLASH ISP 20SOIC
Manufacturer
Atmel
Series
AVR® 90PWM Lightingr
Datasheet

Specifications of AT90PWM81-16SF

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
SPI
Peripherals
Brown-out Detect/Reset, PWM, WDT
Number Of I /o
16
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
20-SOIC (7.5mm Width)
For Use With
ATSTK600-SOIC - STK600 SOCKET/ADAPTER FOR SOIC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT90PWM81-16SF
Manufacturer:
Atmel
Quantity:
2 428
176
AT90PWM81
The Input Control Registers are used to configure the 2 PSC’s Retrigger/Fault block A & B. The 2 blocks
are identical, so they are configured on the same way.
• Bit 7 – PCAE0x : PSCR Capture Enable Input Part x
Writing this bit to one enables the capture function when external event occurs on input selected as input
for Part x (see PISEL0x0 bit in the same register).
• Bit 6 – PISEL0x0 : PSCR Input Select for Part x
Together with PISEL0x1 in PSOC0 register, defines active signal on PSC module A. See
page 171
• Bit 5 –PELEV0x : PSCR Edge Level Selector of Input Part x
When this bit is clear, the falling edge or low level of selected input generates the significative event for
retrigger or fault function .
When this bit is set, the rising edge or high level of selected input generates the significative event for
retrigger or fault function.
• Bit 4 – PFLTE0x : PSCR Filter Enable on Input Part x
Setting this bit (to one) activates the Input Capture Noise Canceler. When the noise canceler is activated,
the input from the retrigger pin is filtered. The filter function requires four successive equal valued sam-
ples of the retrigger pin for changing its output. The Input Capture is therefore delayed by four oscillator
cycles when the noise canceler is enabled.
• Bit 3:0 – PRFM0x3:0: PSCR Fault Mode
These four bits define the mode of operation of the Fault or Retrigger functions.
(see PSCR Functional Specification for more explanations)
Table 13-14.
PRFM0x3:0
0000b
0001b
0010b
0011b
0100b
0101b
0110b
0111b
1000b
1001b
and
Table 13-9 on page 171
Level Sensitivity and Fault Mode Operation
Description
No action, PSCR Input is ignored
PSCR Input Mode 1: Stop signal, Jump to Opposite Dead-Time and Wait
PSCR Input Mode 2: Stop signal, Execute Opposite Dead-Time and Wait
PSCR Input Mode 3: Stop signal, Execute Opposite while Fault active
PSCR Input Mode 4: Deactivate outputs without changing timing.
PSCR Input Mode 5: Stop signal and Insert Dead-Time
PSCR Input Mode 6: Stop signal, Jump to Opposite Dead-Time and Wait.
PSCR Input Mode 7: Halt PSCR and Wait for Software Action
PSCR Input Mode 8: Edge Retrigger PSC
PSCR Input Mode 9: Fixed Frequency Edge Retrigger PSC
7734P–AVR–08/10
Table 13-8 on

Related parts for AT90PWM81-16SF