Z8F0431SJ020SG Zilog, Z8F0431SJ020SG Datasheet - Page 57

IC ENCORE XP MCU FLASH 4K 28SOIC

Z8F0431SJ020SG

Manufacturer Part Number
Z8F0431SJ020SG
Description
IC ENCORE XP MCU FLASH 4K 28SOIC
Manufacturer
Zilog
Series
Encore!®r
Datasheets

Specifications of Z8F0431SJ020SG

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Peripherals
Brown-out Detect/Reset, LED, POR, PWM, WDT
Number Of I /o
25
Program Memory Size
4KB (4K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
28-SOIC (7.5mm Width)
For Use With
770-1002 - ISP 4PORT ZILOG Z8 ENCORE! MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Connectivity
-
Other names
269-4627-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8F0431SJ020SG
Manufacturer:
Zilog
Quantity:
784
Table 21. Port A–D High Drive Enable Subregisters (PxHDE)
Table 22. Port A–D Stop Mode Recovery Source Enable Subregisters (PxSMRE)
BITS
FIELD
RESET
R/W
ADDR
BITS
FIELD
RESET
R/W
ADDR
PS025111-1207
PSMRE7
PHDE7
R/W
R/W
If 04H in Port A–D Address Register, accessible through the Port A–D Control Register
If 05H in Port A–D Address Register, accessible through the Port A–D Control Register
7
0
7
0
Port A–D High Drive Enable Subregisters
The Port A–D high drive enable subregister is accessed through the Port
A–D control register by writing
Setting the bits in the Port A–D high drive enable subregisters to 1 configures, the
specified port pins for high output current drive operation. The Port A–D high drive
enable subregister affects the pins directly and, as a result, Alternate functions are also
affected.
PHDE[7:0]—Port high drive enabled
0 = The port pin is configured for standard output current drive.
1 = The port pin is configured for high output current drive.
Port A–D Stop Mode Recovery Source Enable Subregisters
The Port A–D Stop Mode Recovery source enable subregister is accessed through the Port
A–D control register by writing
Setting the bits in the Port A–D Stop Mode Recovery source enable subregisters to1,
configures the specified port pins as a Stop Mode Recovery source. During STOP mode,
any logic transition on a port pin enabled as a Stop Mode Recovery source initiates Stop
Mode Recovery.
PSMRE[7:0]—Port Stop Mode Recovery source enabled
0 = The port pin is not configured as a Stop Mode Recovery source. Transitions on this pin
during STOP mode do not initiate Stop Mode Recovery.
1 = The port pin is configured as a Stop Mode Recovery source. Any logic transition on
this pin during STOP mode initiates Stop Mode Recovery.
PSMRE6
PHDE6
R/W
R/W
6
0
6
0
PSMRE5
PHDE5
R/W
R/W
5
0
5
0
PSMRE4
04H
PHDE4
05H
R/W
R/W
4
0
4
0
to the Port A–D address register. See
to the Port A–D address register. See
PSMRE3
PHDE3
R/W
R/W
3
0
3
0
PSMRE2
PHDE2
R/W
R/W
Z8 Encore!
2
0
2
0
General Purpose Input/Output
Product Specification
PSMRE1
PHDE1
R/W
R/W
1
0
1
0
®
Table
Table
F0830 Series
PSMRE0
21.
PHDE0
22.
R/W
R/W
0
0
0
0
47

Related parts for Z8F0431SJ020SG