MC9S12H128VFVE Freescale Semiconductor, MC9S12H128VFVE Datasheet - Page 60

IC MCU 128K FLASH 16MHZ 144-LQFP

MC9S12H128VFVE

Manufacturer Part Number
MC9S12H128VFVE
Description
IC MCU 128K FLASH 16MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12H128VFVE

Core Processor
HCS12
Core Size
16-Bit
Speed
16MHz
Connectivity
CAN, I²C, SCI, SPI
Peripherals
LCD, POR, PWM, WDT
Number Of I /o
99
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
6K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.25 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
144-LQFP
Processor Series
S12H
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
6 KB
Interface Type
CAN/I2C/SCI/SPI
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
99
Number Of Timers
8
Operating Supply Voltage
- 0.3 V to + 6 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Minimum Operating Temperature
- 40 C
On-chip Adc
16-ch x 10-bit
Package
144LQFP
Family Name
HCS12
Maximum Speed
16 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12H128VFVE
Manufacturer:
FREESCALE
Quantity:
2 400
Part Number:
MC9S12H128VFVE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12H128VFVE
Manufacturer:
FREESCALE
Quantity:
2 400
MC9S12H256 Device User Guide — V01.20
2.3 Detailed Signal Descriptions
2.3.1 EXTAL, XTAL — Oscillator Pins
EXTAL and XTAL are the crystal driver and external clock pins. On reset all the device clocks are derived
from the EXTAL input frequency. XTAL is the crystal output.
2.3.2 RESET — External Reset Pin
An active low bidirectional control signal, it acts as an input to initialize the MCU to a known start-up
state, and an output when an internal MCU function causes a reset.
2.3.3 TEST — Test Pin
This pin is reserved for test.
2.3.4 XFC — PLL Loop Filter Pin
Dedicated pin used to create the PLL loop filter.
2.3.5 BKGD / TAGHI / MODC — Background Debug, Tag High, and Mode Pin
The BKGD/TAGHI/MODC pin is used as a pseudo-open-drain pin for the background debug
communication. In MCU expanded modes of operation when instruction tagging is on, an input low on
this pin during the falling edge of E-clock tags the high half of the instruction word being read into the
instruction queue. It is used as a MCU operating mode select pin during reset. The state of this pin is
latched to the MODC bit at the rising edge of RESET.
2.3.6 PAD[15:8] / AN[15:8] — Port AD Input Pins [15:8]
PAD15-PAD8 are general purpose input pins and analog inputs for the analog to digital converter.
2.3.7 PAD[7:0] / AN[7:0] — Port AD Input Pins [7:0]
PAD7-PAD0 are general purpose input pins and analog inputs for the analog to digital converter.
2.3.8 PA[7:0] / FP[15:8] / ADDR[15:8] / DATA[15:8] — Port A I/O Pins
PA7-PA0 are general purpose input or output pins. They can be configured as frontplane segment driver
outputs FP15-FP8 of the LCD. In MCU expanded modes of operation, these pins are used for the
multiplexed external address and data bus.
60
NOTE:
NOTE:
The TEST pin must be tied to VSS in all applications.
These pins are not available in the 112-pin LQFP version.

Related parts for MC9S12H128VFVE