P80C554SFBD,157 NXP Semiconductors, P80C554SFBD,157 Datasheet - Page 68

IC 80C51 MCU 8BIT ROMLESS 64LQFP

P80C554SFBD,157

Manufacturer Part Number
P80C554SFBD,157
Description
IC 80C51 MCU 8BIT ROMLESS 64LQFP
Manufacturer
NXP Semiconductors
Series
80Cr
Datasheet

Specifications of P80C554SFBD,157

Core Processor
8051
Core Size
8-Bit
Speed
16MHz
Connectivity
EBI/EMI, I²C, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
40
Program Memory Type
ROMless
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 7x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Processor Series
P80C5x
Core
80C51
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
I2C, UART
Maximum Clock Frequency
8 MHz, 16 MHz
Number Of Programmable I/os
40
Number Of Timers
3
Operating Supply Voltage
2.7 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 7 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-2086
935268881157
P80C554SFBD

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P80C554SFBD,157
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
EXPLANATION OF THE AC SYMBOLS
Each timing symbol has five characters. The first character is always
‘t’ (= time). The other characters, depending on their positions,
indicate the name of a signal or the logical status of that signal. The
designations are:
A – Address
C – Clock
D – Input data
H – Logic level high
I – Instruction (program memory contents)
L – Logic level low, or ALE
P – PSEN
2003 Jan 28
PORT 0
PORT 2
80C51 8-bit microcontroller – 6-clock operation
16K/512 OTP/ROMless, 7 channel 10 bit A/D, I
high I/O, 64L LQFP
PSEN
ALE
RD
PORT 0
PORT 2
PSEN
ALE
t
AVLL
FROM RI OR DPL
A0–A7
t
LLAX
t
t
AVWL
LHLL
t
t
LLWL
AVLL
A0–A7
Figure 49. External Program Memory Read Cycle
t
t
P2.0–P2.7 OR A8–A15 FROM DPH
AVDV
RLAZ
Figure 50. External Data Memory Read Cycle
t
LLDV
t
t
t
AVIV
LLAX
LLPL
t
LLIV
t
t
PLIV
RLDV
A0–A15
t
PLAZ
t
PLPH
t
RLRH
t
PXIX
2
C, PWM, capture/compare,
INSTR IN
68
t
RHDX
DATA IN
Q – Output data
R – RD signal
t – Time
V – Valid
W – WR signal
X – No longer a valid logic level
Z – Float
Examples: t
t
PXIZ
t
RHDZ
t
t
WHLH
AVLL
LLPL
= Time for address valid to ALE low.
= Time for ALE low to PSEN low.
A0–A7
A0–A7 FROM PCL
A0–A15 FROM PCH
A8–A15
80C554/87C554
SU00006
INSTR IN
Product data
SU00007

Related parts for P80C554SFBD,157