AT91SAM9261B-CU Atmel, AT91SAM9261B-CU Datasheet - Page 18

MCU ARM9 ULTRA LOW PWR 217-LFBGA

AT91SAM9261B-CU

Manufacturer Part Number
AT91SAM9261B-CU
Description
MCU ARM9 ULTRA LOW PWR 217-LFBGA
Manufacturer
Atmel
Series
AT91SAMr
Datasheet

Specifications of AT91SAM9261B-CU

Core Processor
ARM9
Core Size
16/32-Bit
Speed
190MHz
Connectivity
EBI/EMI, I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
DMA, LCD, POR, PWM, WDT
Number Of I /o
96
Program Memory Size
32KB (32K x 8)
Program Memory Type
ROM
Ram Size
192K x 8
Voltage - Supply (vcc/vdd)
1.08 V ~ 1.32 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
217-LFBGA
Cpu Family
AT91
Device Core
ARM926EJ-S
Device Core Size
32b
Frequency (max)
240MHz
Total Internal Ram Size
160KB
# I/os (max)
96
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
1.2/1.8/3.3V
Operating Supply Voltage (max)
1.32/1.95/3.6V
Operating Supply Voltage (min)
1.08/1.65/2.7/3V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
217
Package Type
LFBGA
Processor Series
AT91SAMx
Core
ARM926EJ-S
Data Bus Width
32 bit
Data Ram Size
160 KB
Interface Type
JTAG,SPI, SSC, TWI, UART
Maximum Clock Frequency
190 MHz
Number Of Programmable I/os
96
Number Of Timers
3
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JTRACE-ARM-2M, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
AT91SAM-ICE, AT91-ISP, AT91SAM9261-EK
Minimum Operating Temperature
- 40 C
Controller Family/series
AT91SAM9xxx
No. Of I/o's
96
Ram Memory Size
160KB
Cpu Speed
190MHz
No. Of Timers
1
Rohs Compliant
Yes
For Use With
AT91SAM9261-EK - KIT EVAL FOR AT91SAM926EJ-S
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91SAM9261B-CU
Manufacturer:
Atmel
Quantity:
126
Part Number:
AT91SAM9261B-CU
Manufacturer:
ATMEL
Quantity:
5 000
Part Number:
AT91SAM9261B-CU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT91SAM9261B-CU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Company:
Part Number:
AT91SAM9261B-CU
Quantity:
10 000
Part Number:
AT91SAM9261B-CU-999
Manufacturer:
Atmel
Quantity:
10 000
8.1.1
Table 8-3.
Note:
8.1.1.1
Table 8-4.
18
Address
0x0000 0000
Internal SRAM B (DCTM)
1. EBI NCS0 is to be connected to a 16-bit non-volatile memory. The access configuration is defined by the reset state of SMC
AT91SAM9261 Preliminary
Internal Memory Mapping
Setup, SMC Pulse, SMC Cycle and SMC Mode CS0 registers.
Internal SRAM
Internal Memory Mapping
Internal SRAM Block Size
Internal SRAM C
Master 0: ARM926 Instruction
REMAP(RCB0) = 0
BMS = 1
Int. ROM
Table 8-3
status and the BMS state at reset.
The AT91SAM9261 embeds a high-speed 160 Kbyte SRAM. This Internal SRAM is split into
three areas. Its Memory Mapping is detailed in
Within the 160 Kbyte SRAM size available, the amount of memory assigned to each block is
software programmable as a multiple of 16 Kbytes according to
the size of the Internal SRAM C according to the size of the Internal SRAM A and the Internal
SRAM B.
Note that among the ten 16 Kbyte blocks making up the Internal SRAM, two are permanently
assigned to Internal SRAM C.
At reset, the whole memory (160 Kbytes) is assigned to Internal SRAM C.
• Internal SRAM A is the ARM926EJ-S Instruction TCM and the user can map this SRAM
• Internal SRAM B is the ARM926EJ-S Data TCM and the user can map this SRAM block
• Internal SRAM C is only accessible by all the AHB Masters.
0
16 Kbytes
32 Kbytes
64 Kbytes
block anywhere in the ARM926 instruction memory space using CP15 instructions. This
SRAM block is also accessible by the ARM926 Data Master and by the AHB Masters through
the AHB bus at address 0x0010 0000.
anywhere in the ARM926 data memory space using CP15 instructions. This SRAM block is
also accessible by the ARM926 Data Master and by the AHB Masters through the AHB bus
at address 0x0020 0000.
After reset and until the Remap Command is performed, this SRAM block is accessible
through the AHB bus at address 0x0030 0000 by all the AHB Masters.
After Remap, this SRAM block also becomes accessible through the AHB bus at address
0x0 by the ARM926 Instruction and the ARM926 Data Masters.
BMS = 0
EBI NCS0
summarizes the Internal Memory Mapping for each Master, depending on the Remap
(1)
Int. RAM C
REMAP (RCB0) = 1
160 Kbytes
144 Kbytes
128 Kbytes
96 Kbytes
0
144 Kbytes
128 Kbytes
112 Kbytes
16 Kbytes
80 Kbytes
Master 1: ARM926 Data
REMAP (RCB1) = 0
BMS = 1
Int. ROM
Table 8-3
Internal SRAM A (ITCM)
above.
BMS = 0
EBI NCS0
128 Kbytes
112 Kbytes
32 Kbytes
96 Kbytes
64 Kbytes
Table
(1)
8-4. This table provides
6062LS–ATARM–23-Mar-09
REMAP (RCB1) = 1
Int. RAM C
64 Kbytes
96 Kbytes
80 Kbytes
64 Kbytes
32 Kbytes

Related parts for AT91SAM9261B-CU