PIC18F87J60-I/PT Microchip Technology, PIC18F87J60-I/PT Datasheet - Page 153

no-image

PIC18F87J60-I/PT

Manufacturer Part Number
PIC18F87J60-I/PT
Description
IC PIC MCU FLASH 64KX16 80TQFP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F87J60-I/PT

Program Memory Type
FLASH
Program Memory Size
128KB (64K x 16)
Package / Case
80-TFQFP
Core Processor
PIC
Core Size
8-Bit
Speed
41.667MHz
Connectivity
Ethernet, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
55
Ram Size
3808 x 8
Voltage - Supply (vcc/vdd)
2 V ~ 3.6 V
Data Converters
A/D 15x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
3808 B
Interface Type
Display Driver/Ethernet/EUSART/I2C/MSSP/SPI
Maximum Clock Frequency
41.667 MHz
Number Of Programmable I/os
55
Number Of Timers
5
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DM183033, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
15-ch x 10-bit
Package
80TQFP
Device Core
PIC
Family Name
PIC18
Maximum Speed
41.667 MHz
Operating Supply Voltage
1.8|2.5|3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC162064 - HEADER INTFC MPLABICD2 64/80/100AC164323 - MODULE SKT FOR 100TQFP
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F87J60-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F87J60-I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
TABLE 10-11:
TABLE 10-12: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE
© 2009 Microchip Technology Inc.
PORTE
LATE
TRISE
LATA
Legend: — = unimplemented, read as ‘0’. Shaded cells are not used by PORTE.
Note 1:
RE5/AD13/
P1C
RE6/AD14/
P1B
RE7/AD15/
ECCP2/P2A
Legend:
Note 1:
Pin Name
Name
(4)
2:
3:
4:
5:
6:
Unimplemented on 64-pin devices; read as ‘0’.
O = Output, I = Input, DIG = Digital Output, ST = Schmitt Buffer Input, TTL = TTL Buffer Input,
x = Don’t care (TRIS bit does not affect port direction or is overridden for this option).
EMB functions implemented on 100-pin devices only.
External memory interface I/O takes priority over all other digital and PSP I/O.
Default assignments for P1B/P1C and P3B/P3C when ECCPMX Configuration bit is set (80-pin and 100-pin devices).
Unimplemented on 64-pin devices.
Alternate assignment for ECCP2/P2A when CCP2MX Configuration bit is cleared (80-pin and 100-pin devices in
Microcontroller mode).
Unimplemented on 64-pin and 80-pin devices.
(4)
TRISE7
LATE7
RE7
RDPU
Bit 7
ECCP2
Function
AD13
AD14
AD15
P1C
P1B
P2A
PORTE FUNCTIONS (CONTINUED)
RE5
RE6
RE7
(1)
(1)
(1)
(3)
(3)
(5)
(1)
(1)
(1)
(5)
TRISE6
LATE6
RE6
REPU
Bit 6
Setting
TRIS
(1)
0
1
x
x
0
0
1
x
x
0
0
1
x
x
0
1
0
(1)
(1)
TRISE5
LATE5
LATA5
Bit 5
I/O
RE5
O
O
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
Type
DIG
DIG
TTL
DIG
DIG
DIG
TTL
DIG
DIG
DIG
TTL
DIG
DIG
I/O
ST
ST
ST
ST
TRISE4
LATE4
LATA4
Bit 4
RE4
LATE<5> data output.
PORTE<5> data input; weak pull-up when REPU bit is set.
External memory interface, address/data bit 13 output.
External memory interface, data bit 13 input.
ECCP1 Enhanced PWM output, channel C; takes priority over port
and PSP data. May be configured for tri-state during Enhanced PWM
shutdown events.
LATE<6> data output.
PORTE<6> data input; weak pull-up when REPU bit is set.
External memory interface, address/data bit 14 output.
External memory interface, data bit 14 input.
ECCP1 Enhanced PWM output, channel B; takes priority over port and
PSP data. May be configured for tri-state during Enhanced PWM
shutdown events.
LATE<7> data output.
PORTE<7> data input; weak pull-up when REPU bit is set.
External memory interface, address/data bit 15 output.
External memory interface, data bit 15 input.
ECCP2 compare output and PWM output; takes priority over
port data.
ECCP2 capture input.
ECCP2 Enhanced PWM output, channel A; takes priority over port and
PSP data. May be configured for tri-state during Enhanced PWM
shutdown events.
PIC18F97J60 FAMILY
TRISE3
LATE3
LATA3
Bit 3
RE3
TRISE2
LATE2
LATA2
Bit 2
RE2
Description
TRISE1
LATE1
LATA1
Bit 1
RE1
(2)
(2)
(2)
TRISE0
LATE0
LATA0
Bit 0
DS39762E-page 153
RE0
(2)
(2)
(2)
on Page:
Values
Reset
66
66
65
66

Related parts for PIC18F87J60-I/PT