PIC16F84A-20/SO Microchip Technology, PIC16F84A-20/SO Datasheet - Page 314

IC MCU FLASH 1KX14 EE 18SOIC

PIC16F84A-20/SO

Manufacturer Part Number
PIC16F84A-20/SO
Description
IC MCU FLASH 1KX14 EE 18SOIC
Manufacturer
Microchip Technology
Series
PIC® 16Fr

Specifications of PIC16F84A-20/SO

Core Size
8-Bit
Program Memory Size
1.75KB (1K x 14)
Core Processor
PIC
Speed
20MHz
Peripherals
POR, WDT
Number Of I /o
13
Program Memory Type
FLASH
Eeprom Size
64 x 8
Ram Size
68 x 8
Voltage - Supply (vcc/vdd)
4 V ~ 5.5 V
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
18-SOIC (7.5mm Width)
Controller Family/series
PIC16F
No. Of I/o's
13
Eeprom Memory Size
64Byte
Ram Memory Size
68Byte
Cpu Speed
20MHz
No. Of Timers
1
Processor Series
PIC16F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
68 B
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
13
Number Of Timers
8
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
ICE2000
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
XLT18SO-1 - SOCKET TRANSITION 18SOIC 300MILI3-DB16F84A - BOARD DAUGHTER ICEPIC3309-1075 - ADAPTER 18-SOIC TO 18-SOIC309-1011 - ADAPTER 18-SOIC TO 18-DIP309-1010 - ADAPTER 18-SOIC TO 18-DIPAC164010 - MODULE SKT PROMATEII DIP/SOIC
Data Converters
-
Connectivity
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC16F84A-20/SO
Quantity:
5 040
PICmicro MID-RANGE MCU FAMILY
17.4.11
17.4.11.1 BF Status Flag
17.4.11.2 WCOL Status Flag
17.4.11.3 ACKSTAT Status Flag
DS31017A-page 17-38
I
2
C Master Mode Transmission
Transmission of a data byte, a 7-bit address, or the either half of a 10-bit address is accomplished
by simply writing a value to SSPBUF register. This action will set the buffer full flag bit, BF, and
allow the baud rate generator to begin counting and start the next transmission. Each bit of
address/data will be shifted out onto the SDA pin after the falling edge of SCL is asserted (see
data hold time specification
over count (T
ification
data on the SDA pin must remain stable for that duration and some hold time after the next falling
edge of SCL. After the eighth bit is shifted out (the falling edge of the eighth clock), the BF flag
is cleared and the master releases SDA allowing the slave device being addressed to respond
with an ACK bit during the ninth bit time, if an address match occurs or if data was received prop-
erly. The status of ACK is written into the ACKDT bit on the falling edge of the ninth clock. If the
master receives an acknowledge, the acknowledge status bit, ACKSTAT, is cleared. If not, the bit
is set. After the ninth clock the SSPIF bit is set, and the master clock (baud rate generator) is
suspended until the next data byte is loaded into the SSPBUF leaving SCL low and SDA
unchanged
After the write to the SSPBUF, each bit of address will be shifted out on the falling edge of SCL
until all seven address bits and the R/W bit are completed. On the falling edge of the eighth clock
the master will de-assert the SDA pin allowing the slave to respond with an acknowledge. On the
falling edge of the ninth clock the master will sample the SDA pin to see if the address was rec-
ognized by a slave. The status of the ACK bit is loaded into the ACKSTAT status bit
(SSPCON2<6>). Following the falling edge of the ninth clock transmission of the address, the
SSPIF is set, the BF flag is cleared, and the baud rate generator is turned off until another write
to the SSPBUF takes place, holding SCL low and allowing SDA to float.
In transmit mode, the BF bit (SSPSTAT<0>) is set when the CPU writes to SSPBUF and is
cleared when all 8 bits are shifted out.
If the user writes the SSPBUF when a transmit is already in progress (i.e. SSPSR is still shifting
out a data byte), then WCOL is set and the contents of the buffer are unchanged (the write
doesn’t occur).
WCOL must be cleared in software.
In transmit mode, the ACKSTAT bit (SSPCON2<6>) is cleared when the slave has sent an
acknowledge (ACK = 0), and is set when the slave does not acknowledge (ACK = 1). A slave
sends an acknowledge when it has recognized its address (including a general call), or when the
slave has properly received its data.
parameters
(Figure
BRG
). Data should be valid before SCL is released high (see Data setup time spec-
17-26).
107). When the SCL pin is released high, it is held that way for T
Preliminary
parameters
106). SCL is held low for one baud rate generator roll
1997 Microchip Technology Inc.
BRG
, the

Related parts for PIC16F84A-20/SO