CAT9554AWI-G Catalyst (ON Semiconductor), CAT9554AWI-G Datasheet

no-image

CAT9554AWI-G

Manufacturer Part Number
CAT9554AWI-G
Description
Interface - I/O Expanders 8-Bit Parallel IO
Manufacturer
Catalyst (ON Semiconductor)
Datasheet

Specifications of CAT9554AWI-G

Product Category
Interface - I/O Expanders
Rohs
yes
Logic Family
CAT9554A
Operating Supply Voltage
2.3 V to 5.5 V
Operating Temperature Range
- 40 C to + 85 C
Mounting Style
SMD/SMT
Package / Case
SOIC-16
Interface Type
I2C, SMBus
Output Current
50 mA
Power Dissipation
1 W
Factory Pack Quantity
47

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT9554AWI-GT2
Manufacturer:
ON Semiconductor
Quantity:
1 200
CAT9554, CAT9554A
8-bit I
with Interrupt
Description
parallel input/output port expansion for I
applications. These I/O expanders provide a simple solution in
applications where additional I/Os are needed: sensors, power
switches, LEDs, pushbuttons, and fans.
register, a configuration register, a polarity inversion register and an
I
writing to the configuration register. The system master can invert the
CAT9554/9554A input data by writing to the active−high polarity
inversion register.
indicates to the system master that an input state has changed.
to share the same bus. The CAT9554A is identical to the CAT9554
except the fixed part of the I
up to 16 of devices (eight CAT9554 and eight CAT9554A) to be
connected on the same bus.
Features
Applications
1. All I/Os are set to inputs at RESET.
© Semiconductor Components Industries, LLC, 2011
June, 2011 − Rev. 6
2
C/SMBus−compatible serial interface.
The CAT9554 and CAT9554A are CMOS devices that provide 8−bit
The CAT9554/9554A consist of an input port register, an output port
Any of the eight I/Os can be configured as an input or output by
The CAT9554/9554A features an active low interrupt output which
The device’s extended addressing capability allows up to 8 devices
Compliant
400 kHz I
2.3 V to 5.5 V Operation
Low Stand−by Current
5 V Tolerant I/Os
8 I/O Pins that Default to Inputs at Power−up
High Drive Capability
Individual I/O Configuration
Polarity Inversion Register
Active Low Interrupt Output
Internal Power−on Reset
No Glitch on Power−up
Noise Filter on SDA/SCL Inputs
Cascadable up to 8 Devices
Industrial Temperature Range
16−lead SOIC and TSSOP, and 16−pad TQFN (4 x 4 mm) Packages
These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS
White Goods (dishwashers, washing machines)
Handheld Devices (cell phones, PDAs, digital cameras)
Data Communications (routers, hubs and servers)
2
C Bus Compatible
2
C and SMBus I/O Port
2
C slave address is different. This allows
(Note 1)
2
C and SMBus compatible
1
See detailed ordering and shipping information in the package
dimensions section on page 14 of this data sheet.
CASE 751BG
W SUFFIX
SOIC−16
ORDERING INFORMATION
I/O
I/O
I/O
A2
I/O
I/O
I/O
I/O
V
0
1
2
PIN CONNECTIONS
A0
A1
A2
TQFN 4 x 4 mm (HV4)
SOIC (W), TSSOP (Y)
http://onsemi.com
SS
0
1
2
3
1
CASE 948AN
1
TSSOP−16
(Top View)
(Top View)
Y SUFFIX
Publication Order Number:
CASE 510AE
HV4 SUFFIX
TQFN−16
V
SDA
SCL
INT
I/O
I/O
I/O
I/O
CC
SCL
INT
I/O
I/O
7
6
5
4
7
6
CAT9554/D

Related parts for CAT9554AWI-G

CAT9554AWI-G Summary of contents

Page 1

CAT9554, CAT9554A 2 8-bit I C and SMBus I/O Port with Interrupt Description The CAT9554 and CAT9554A are CMOS devices that provide 8−bit parallel input/output port expansion for I applications. These I/O expanders provide a simple solution in applications where ...

Page 2

SCL INPUT FILTER SDA POWER− RESET V SS Table 1. PIN DESCRIPTION SOIC / TSSOP TQFN 4−7 2− 9−12 7− ...

Page 3

Table 4. D.C. OPERATING CHARACTERISTICS Symbol Parameter SUPPLIES V Supply voltage CC I Supply current CC I Standby current stbl I Standby current stbh V Power−on reset voltage POR SCL, SDA, INT V (Note 4) Low level input voltage IL ...

Page 4

Table 5. A.C. CHARACTERISTICS Symbol F Clock Frequency SCL t START Condition Hold Time HD:STA t Low Period of SCL Clock LOW t High Period of SCL Clock HIGH t START Condition Setup Time SU:STA t Data In Hold Time ...

Page 5

F SCL t SU:STA t HD:STA SDA IN SDA OUT Pin Description SCL: Serial Clock The serial clock input clocks all data transferred into or out of the device. The SCL line requires a pull−up resistor ...

Page 6

INT: Interrupt Output The open−drain interrupt output is activated when one of the port pins configured as an input changes state (differs from the corresponding input port register bit state). The interrupt is deactivated when the input returns to its ...

Page 7

Functional Description The CAT9554 and CAT9554A general purpose input/ output (GPIO) peripherals provide up to eight I/O ports, 2 controlled through compatible serial interface. The CAT9554/9554A support the I 2 transmission protocol. This I C Bus protocol ...

Page 8

Acknowledge After a successful data transfer, each receiving device is required to generate an acknowledge. The acknowledging device pulls down the SDA line during the ninth clock cycle, signaling that it received the 8 bits of data. The SDA line ...

Page 9

The output port register sets the outgoing logic levels of the I/O ports, defined as outputs by the configuration register. Bit values in this register have no effect on I/O pins defined as inputs. Reads from the output port register ...

Page 10

Power−On Reset Operation When the power supply is applied to V power−on reset pulse holds the CAT9554/9554A in a reset state until V reaches V level. At this point, the reset CC POR slave address R ...

Page 11

PIN#1 IDENTIFICATION TOP VIEW SIDE VIEW Notes: (1) All dimensions are in millimeters. Angles in degrees. (2) Complies with JEDEC MS-012. PACKAGE DIMENSIONS SOIC−16, 150 mils CASE 751BG−01 ISSUE O SYMBOL ...

Page 12

D PIN#1 INDEX AREA TOP VIEW SYMBOL MIN NOM A 0.70 0.75 A1 0.00 0.02 A3 0.20 REF b 0.25 0.30 D 3.90 4.00 D2 2.00 −−− E 3.90 4.00 E2 2.00 −−− e 0.65 BSC L 0.45 −−− Notes: ...

Page 13

PIN#1 IDENTIFICATION TOP VIEW D SIDE VIEW Notes: (1) All dimensions are in millimeters. Angles in degrees. (2) Complies with JEDEC MO-153. PACKAGE DIMENSIONS TSSOP16, 4.4x5 CASE 948AN−01 ISSUE O SYMBOL MIN A A1 0.05 A2 0.85 b ...

Page 14

... SOIC CAT9554YI−G TSSOP CAT9554YI−GT2 TSSOP CAT9554HV4I−G TQFN CAT9554HV4I−GT2 TQFN CAT9554AWI−G SOIC CAT9554AWI−GT2 SOIC CAT9554AYI−G TSSOP CAT9554AYI−GT2 TSSOP CAT9554AHV4I−G TQFN CAT9554AHV4I−GT2 TQFN 10. All packages are RoHS−compliant (Lead−free, Halogen−free). 11. The standard lead finish is NiPdAu. ...

Related keywords