MAX9272GTM/V+ Maxim Integrated, MAX9272GTM/V+ Datasheet - Page 37

no-image

MAX9272GTM/V+

Manufacturer Part Number
MAX9272GTM/V+
Description
Serializers & Deserializers - Serdes 1.5Gbps 28-bit Coax/STP deserializr
Manufacturer
Maxim Integrated
Type
Deserializerr
Datasheet

Specifications of MAX9272GTM/V+

Rohs
yes
Data Rate
1.5 Gbit/s
Input Type
CML
Output Type
CMOS/LVCMOS
Number Of Inputs
1
Number Of Outputs
28
Operating Supply Voltage
1.7 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
TQFN-48
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
The GPI/GPO provides a simple solution for camera
applications that require a frame sync signal from the
ECU (e.g., surround-view systems). Connect the ECU
frame sync signal to the GPI input, and connect the GPO
output to the camera frame sync input. GPI/GPO have
a typical delay of 275Fs. Skew between multiple GPI/
GPO channels is 115Fs (max). If a lower skew signal is
required, connect the camera’s frame sync input to one
of the GMSL deserializer’s GPIOs and use an I
cast write command to change the GPIO output state.
This has a maximum skew of 1.5Fs.
Both the serializer and the deserializer have program-
mable device addresses. This allows multiple GMSL
devices, along with I
same control channel. The serializer device address
is in register 0x00 of each device, while the deserial-
izer device address is in register 0x01 of each device.
To change a device address, first write to the device
whose address changes (register 0x00 of the serializer
for serializer device address change, or register 0x01 of
the deserializer for deserializer device address change).
Then write the same address into the corresponding reg-
ister on the other device (register 0x00 of the deserializer
for serializer device address change, or register 0x01 of
the serializer for deserializer device address change).
CX/TP is a three-level input that controls the serial-
interface configuration and power-up defaults. Connect
CX/TP through a pullup resistor to IOVDD to set a high
Table 11. MAX9272 Feature Compatibility
Maxim Integrated
HSYNC/VSYNC encoding
Hamming-code error correction
I
CRC error detection
Double output
Coax
I
2
2
C-to-I
S encoding
MAX9272 FEATURE
2
28-Bit GMSL Deserializer for Coax or STP Cable
C
Three-Level Configuration Inputs
2
C peripherals, to coexist on the
of the Device Addresses
Providing a Frame Sync
Software Programming
(Camera Applications)
If feature not supported in the serializer, must be turned off in the deserializer.
If feature not supported in the serializer, must be turned off in the deserializer.
If feature not supported in the serializer, must use UART-to- I
If feature not supported in the serializer, must be turned off in the deserializer.
If feature not supported in the serializer, the data is inputted as a single word at 1/2 the output
frequency.
If feature not supported in the deserializer, must connect unused serial output through 200nF
and 50I in series to AVDD and set the reverse control-channel amplitude to 100mV.
If feature is supported in the serializer, must disable I
2
C broad-
level, a pulldown resistor to GND to set a low level, or
IOVDD/2 or open to set a midlevel. For digital control,
use three-state logic to drive the three-level logic input.
The deserializer can block changes to registers. Set
CFGBLOCK to make all registers read only. Once set,
the registers remain blocked until the supplies are
removed or until PWDN is low.
The MAX9272/MAX9273 deserializers are designed to
pair with the MAX9271/MAX9273 serializers, but inter-
operate with any GMSL serializers. See the
operating limitations.
The deserializer has two open-drain GPIOs available
when not used as configuration inputs. GPIO1OUT and
GPIO0OUT (0x0E, D3 and D1) set the output state of the
GPIOs. Setting the GPIO output bits to 0 pulls the output
low, while setting the bits to 1 leaves the output undriven
and pulled high through internal/external pullup resistors.
The GPIO input buffers are always enabled. The input
states are stored in GPIO1 and GPIO0 (0x0E, D2 and
D0). Set GPIO1OUT/GPIO0OUT to 1 when using GPIO1/
GPIO0 as an input.
The deserializer staggers the parallel data outputs to
reduce EMI and noise. Staggering outputs also reduces
the power-supply transient requirements. By default, the
deserializer staggers outputs according to
Disable output staggering through the DISSTAG bit
(0x08, D3).
GMSL DESERIALIZER
Compatibility with other GMSL Devices
2
S in the serializer.
Staggered Parallel Outputs
2
C or UART-to-UART.
Configuration Blocking
MAX9272
Table 11
Table
GPIOs
12.
for
37

Related parts for MAX9272GTM/V+