SAB80C517A-N18 Siemens Semiconductor Group, SAB80C517A-N18 Datasheet - Page 51

no-image

SAB80C517A-N18

Manufacturer Part Number
SAB80C517A-N18
Description
8-Bit CMOS Single-Chip Microcontroller
Manufacturer
Siemens Semiconductor Group
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SAB80C517A-N18
Manufacturer:
INFINEON
Quantity:
47
Part Number:
SAB80C517A-N18
Manufacturer:
INF
Quantity:
5 510
Part Number:
SAB80C517A-N18
Manufacturer:
IDT
Quantity:
5 510
Part Number:
SAB80C517A-N18-T3
Quantity:
11
Part Number:
SAB80C517A-N18-T3
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
SAB80C517A-N18-T3
Manufacturer:
Infineon
Quantity:
1 345
Semiconductor Group
Requirements for Hardware Power Down Mode
There is no dedicated pin to enable the Hardware Power Down Mode. Nevertheless for a
correct function of the Hardware Power Down Mode the oscillator watchdog unit including its
internal RC oscillator is needed. Therefore this unit must be enabled by pin OWE (OWE =
high). However, the control pin PE/SWD has no control function in this mode. It enables and
disables only the use of software controlled power saving modes.
Software controlled power saving modes
All of these modes are entered by software. Special function register PCON (power control
register, address is 87
Slow Down Mode
During slow down operation all signal frequencies that are derived from the oscillator clock, are
divided by eight, also the clockout signal and the watchdog timer count.
The slow down mode is enabled by setting bit SD. The controller actually enters the slow down
mode after a short synchronisation period (max. 2 machine cycles).
The slow down mode is disabled by clearing bit SD.
Idle Mode
During idle mode all peripherals of the SAB 80C517A (except for the watchdog timer) are still
supplied by the oscillator clock. Thus the user has to take care which peripheral should
continue to run and which has to be stopped during Idle.
The procedure to enter the idle mode is similar to the one entering the power down mode. The
two bits IDLE and IDLS must be set by two consecutive instructions to minimize the chance of
unintentional activating of the idle mode.
There are two ways to terminate the idle mode:
– The idle mode can be terminated by activating any enabled interrupt. This interrupt will
– The other way to terminate the idle mode, is a hardware reset. Since the oscillator is
Normally the port pins hold the logical state they had at the time idle mode was activated. If
some pins are programmed to serve their alternate functions they still continue to output during
idle mode if the assigned function is on. The control signals ALE and hold at logic high levels
PSEN (see table 8).
be serviced and the instruction to be executed following the RETI instruction will be the
one following the instruction that set the bit IDLS.
still running, the hardware reset must be held active only for two machine cycles for
a complete reset.
H
) is used to select one of these modes.
50
SAB 80C517A/83C517A-5
1994-05-01

Related parts for SAB80C517A-N18