PCA85133 NXP [NXP Semiconductors], PCA85133 Datasheet - Page 20

no-image

PCA85133

Manufacturer Part Number
PCA85133
Description
Universal LCD driver for low multiplex rates
Manufacturer
NXP [NXP Semiconductors]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCA85133U/2DA/Q1
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
PCA85133U/2DA/Q1Z
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
PCA85133U/2DA/Q1Z
0
Part Number:
PCA85133U/2DB/Q1
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
PCA85133_1
Product data sheet
7.16.3 Acknowledge
7.16.4 I
The number of data bytes transferred between the START and STOP conditions from
transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge
cycle.
Acknowledgement on the I
The PCA85133 acts as an I
transmit data to an I
the acknowledge signals from the selected devices. Device selection depends on the
I
subaddress.
In single device applications, the hardware subaddress inputs A0, A1, and A2 are
normally tied to V
applications A0, A1, and A2 are tied to V
scheme such that no two devices with a common I
hardware subaddress.
2
2
Fig 14. Acknowledgement on the I
C-bus slave address, on the transferred command data, and on the hardware
C-bus controller
A slave receiver, which is addressed, must generate an acknowledge after the
reception of each byte.
A master receiver must generate an acknowledge after the reception of each byte that
has been clocked out of the slave transmitter.
The device that acknowledges must pull-down the SDA line during the acknowledge
clock pulse, so that the SDA line is stable LOW during the HIGH period of the
acknowledge related clock pulse (set-up and hold times must be taken into
consideration).
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
by transmitter
data output
by receiver
data output
SCL from
master
SS
2
condition
which defines the hardware subaddress 0. In multiple device
C-bus master receiver. The only data output from the PCA85133 are
START
Rev. 1 — 23 October 2009
S
2
C-bus is shown in
2
C-bus slave receiver. It does not initiate I
1
2
C-bus
SS
Universal LCD driver for low multiplex rates
or V
Figure
2
DD
2
in accordance with a binary coding
C-bus slave address have the same
14.
not acknowledge
acknowledge
8
PCA85133
acknowledgement
2
clock pulse for
C-bus transfers or
© NXP B.V. 2009. All rights reserved.
9
mbc602
20 of 44

Related parts for PCA85133