A40MX02-1BG100 ACTEL [Actel Corporation], A40MX02-1BG100 Datasheet - Page 50

no-image

A40MX02-1BG100

Manufacturer Part Number
A40MX02-1BG100
Description
40MX and 42MX FPGA Families
Manufacturer
ACTEL [Actel Corporation]
Datasheet
Table 30 •
1 -4 4
Parameter Description
CMOS Output Module Timing
t
t
t
t
t
t
d
d
Notes:
1. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
2. Set-up times assume fanout of 3. Further testing information can be obtained from the Timer utility.
3. The hold time for the DFME1A macro may be greater than 0 ns. Use the Timer utility from the Designer software to check the hold
4. Delays based on 35 pF loading.
DLH
DHL
ENZH
ENZL
ENHZ
ENLZ
TLH
THL
40MX and 42MX FPGA Families
device performance. Post-route timing analysis or simulation is required to determine actual performance.
time for this macro.
A40MX04 Timing Characteristics (Nominal 5.0V Operation) (Continued)
(Worst-Case Commercial Conditions, V
Data-to-Pad HIGH
Data-to-Pad LOW
Enable Pad Z to HIGH
Enable Pad Z to LOW
Enable Pad HIGH to Z
Enable Pad LOW to Z
Delta LOW to HIGH
Delta HIGH to LOW
1
Min. Max. Min. Max. Min. Max. Min. Max. Min. Max.
‘–3’ Speed
CC
0.02
0.03
3.9
3.4
3.4
4.9
7.9
5.9
= 4.75V, T
v6.0
‘–2’ Speed
J
= 70°C)
0.04
0.02
3.9
5.6
6.8
4.5
3.9
9.1
‘–1’ Speed
10.4
0.04
0.03
5.1
4.4
4.4
6.4
7.7
‘Std’ Speed
6.05
12.2
0.05
0.03
5.2
5.2
7.5
9.0
‘–F’ Speed
8.5
7.3
7.3
10.5
17.0
12.6
0.07
0.04
Units
ns/pF
ns/pF
ns
ns
ns
ns
ns
ns

Related parts for A40MX02-1BG100