am42dl3224gt71it Meet Spansion Inc., am42dl3224gt71it Datasheet - Page 59

no-image

am42dl3224gt71it

Manufacturer Part Number
am42dl3224gt71it
Description
Stacked Multi-chip Package Mcp Flash Memory And Sram 32 Megabit 4 M X 8-bit/2 M X 16-bit Cmos 3.0 Volt-only, Simultaneous Operation Flash Memory And 4 Mbit 256 K X 16-bit Static Ram
Manufacturer
Meet Spansion Inc.
Datasheet
AC CHARACTERISTICS
Notes:
1. UB#s and LB#s controlled.
2. t
3. t
4. t
5. A write occurs during the overlap (t
6. Output data may be present on the bus at this time; input signals should not be applied.
7. If OE# is high during the write cycle, the outputs will remain at high impedance.
May 19, 2003
asserting UB#s or LB#s for a single byte operation or simultaneously asserting UB#s and LB#s for a double byte operation. A
write ends at the earliest transition when CE1#s goes high and WE# goes high. The t
to the end of write.
CW
WR
AS
is measured from the address valid to the beginning of write.
is measured from CE1#s going low to the end of write.
is measured from the end of write to the address change. t
CE1#s
CE2s
Address
UB#s, LB#s
WE#
Data In
Data Out
Figure 32. SRAM Write Cycle—UB#s and LB#s Control
(See Note 6)
WP
) of low CE#1 and low WE#. A write begins when CE1#s goes low and WE# goes low when
High-Z
(See Note 4)
t
P R E L I M I N A R Y
AS
Am42DL32x4G
(See Note 2)
WR
t
CW
t
t
AW
WC
applied in case a write ends as CE1#s or WE# going high.
(See Note 5)
t
t
CW
(See Note 2)
BW
t
WP
t
DW
Data Valid
WP
t
WR
is measured from the beginning of write
t
DH
(See Note 3)
High-Z
59

Related parts for am42dl3224gt71it