W83697HFFDC Information Storage Devices, Inc, W83697HFFDC Datasheet - Page 134

no-image

W83697HFFDC

Manufacturer Part Number
W83697HFFDC
Description
LPC Interface I/o Plus Game/midi Port, Fan Control, Flash ROM I/f
Manufacturer
Information Storage Devices, Inc
Datasheet
9.7.51 FAN 1 Duty Cycle Select Register-- 01h ( Bank 0 )
Power on default [7:0] 1111,1111 b
9.7.52 FAN 2 Pre-Scale Register-- Index 02h
Power on default [7:0] = 0000,0001 b
PWM frequency = (Input Clock / Pre-scale) / 256
7-0
6-0
Bit
Bit
7
F1_DC[7:0]
PWM_CLK_SEL2
PRE_SCALE2[6:0]
Name
Name
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
FanPWM1 Duty Cycle. This 8-bit register determines
the number of input clock cycles, out of 256-cycle period,
during which the PWM output is high. During smart fan 1
control mode, read this register will return smart fan duty
cycle.
00h: PWM output is always logical Low.
FFh: PWM output is always logical High.
XXh: PWM output logical High percentage is
(XX/256*100%) during one cycle.
PWM 2 Input Clock Select. This bit select Fan 2 input
clock to pre-scale divider.
0: 1 MHz
1: 125 KHz
Fan 2 Input Clock Pre-Scale. The divider of input clock
is the number defined by pre-scale. Thus, writing 0
transfers the input clock directly to counter. The
maximum divider is 128 (7Fh).
01h : divider is 1
02h : divider is 2
03h : divider is 3
- 125 -
:
:
Publication Release Date: Feb. 2002
Description
Description
W83697HF/F
Revision 0.70

Related parts for W83697HFFDC