GS1559 Gennum Corp., GS1559 Datasheet - Page 14

no-image

GS1559

Manufacturer Part Number
GS1559
Description
GS1559 HD-LINX-TM II Multi-Rate Deserializer with Loop-Through Cable Driver
Manufacturer
Gennum Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GS1559
Manufacturer:
GPS
Quantity:
12 388
Part Number:
GS1559
Manufacturer:
GS
Quantity:
20 000
Part Number:
GS1559-CBE2
Manufacturer:
GENNUM
Quantity:
20 000
Table 1-1: Pin Descriptions (Continued)
Number
Pin
H8
K1
J1
J5
J6
J7
SDO_EN/DIS
SDIN_TDI
Name
RSET
CD2
H
V
Synchronous
Synchronous
Synchronous
Synchronous
Synchronous
SCLK_TCK
with PCLK
with PCLK
30572 - 4
Timing
Analog
Non
Non
with
July 2005
Output
Output
Type
Input
Input
Input
Input
Description
STATUS SIGNAL OUTPUT
Signal levels are LVCMOS/LVTTL compatible.
Used to indicate the portion of the video line containing active video data.
H signal timing is configurable via the H_CONFIG bit of the
IOPROC_DISABLE register accessible via the host interface.
Active Line Blanking (H_CONFIG = 0
The H signal will be HIGH for the entire horizontal blanking period,
including the EAV and SAV TRS words, and LOW otherwise. This is the
default setting.
TRS Based Blanking (H_CONFIG = 1
The H signal will be HIGH for the entire horizontal blanking period as
indicated by the H bit in the received TRS ID words, and LOW otherwise.
STATUS SIGNAL INPUT
Signal levels are LVCMOS/LVTTL compatible.
Used to indicate the presence of a serial digital input signal. Normally
generated by a Gennum automatic cable equalizer.
When LOW, the serial digital input signal received at the DDI2 and DDI2
pins is considered valid.
When HIGH, the associated serial digital input signal is considered to be
invalid. In this case, the LOCKED signal is set LOW and all parallel outputs
are muted.
CONTROL SIGNAL INPUT
Signal levels are LVCMOS/LVTTL compatible.
Used to enable or disable the serial digital output loop-through stage.
When set LOW, the serial digital output signals SDO and SDO are
disabled and become high impedance.
When set HIGH, the serial digital output signals SDO and SDO are
enabled.
CONTROL SIGNAL INPUT
Signal levels are LVCMOS/LVTTL compatible.
Serial Data In / Test Data Input
Host Mode (JTAG/HOST = LOW)
SDIN_TDI operates as the host interface serial input, SDIN, used to write
address and configuration information to the internal registers of the
device.
JTAG Test Mode (JTAG/HOST = HIGH)
SDIN_TDI operates as the JTAG test data input, TDI.
NOTE: If the host interface is not being used, tie this pin HIGH.
STATUS SIGNAL OUTPUT
Signal levels are LVCMOS/LVTTL compatible.
Used to indicate the portion of the video field / frame that is used for
vertical blanking.
The V signal will be HIGH for the entire vertical blanking period as
indicated by the V bit in the received TRS signals.
The V signal will be LOW for all lines outside of the vertical blanking
interval.
Used to set the serial digital loop-through output signal amplitude. Connect
to CD_VDD through 281Ω +/- 1% for 800mV
h
h
)
)
GS1559 Data Sheet
p-p
single-ended output swing.
14 of 74

Related parts for GS1559