RTL8169S-32 ETC-unknow, RTL8169S-32 Datasheet - Page 18

no-image

RTL8169S-32

Manufacturer Part Number
RTL8169S-32
Description
Single-chip Gigabit Nic Ethernet Controller
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RTL8169S-32
Manufacturer:
REALTEK/瑞昱
Quantity:
20 000
6.
6.1. Transceiver
6.1.1.
In 10M mode, the Tx MAC retrieves packet data from the Tx Buffer Manager and sends it out through the
transmitting physical layer interface. The transmit 4-bit nibbles (TXD[3:0]) clocked at 2.5Mhz (TXC), are
serialized into 10Mbps serial data. Then, the 10Mbps serial data is converted into a Manchester-encoded
data stream and is transmitted onto the media by the DAC converter.
In 100M mode, the transmitted 4-bit nibbles (TXD[3:0]) from the MAC, clocked at 25Mhz (TXC), are
converted into 5B symbol code via 4B/5B coding technology, scrambling, and serializing before being
converted to 125Mhz NRZ and NRZI signals. After that, the NRZI signal is passed to the MLT3 encoder,
then to the DAC converter for transmission onto the media.
In 1000M mode, the RTL8169S’s PCS layer receives data bytes from the MAC through the GMII interface
and performs the generation of continuous code-groups through 4D-PAM5 coding technology. Then, those
code groups are passed through waveform shaping filter to minimize EMI effect, and are transmitted onto
the 4-pair CAT5 cable at 125MBaud/s through DAC converter.
6.1.2.
In MII (10Mbps) mode, the received differential signal is converted into a Manchester-encoded data
stream. The stream is processed with a Manchester decoder, and is de-serialized into 4-bit wide nibbles.
The 4-bit nibbles are presented to the MII interface at a clock speed of 2.5MHz. In 100Mbps mode, the
MLT3 signal is processed with an ADC, equalizer, BLW (Baseline Wander) correction, timing recovery,
MLT3 and NRZI decoder, descrambler, 4B/5B decoder, and then is presented to the MII interface in 4-bit
wide nibbles at a clock speed of 25MHz.
In GMII mode, the input signal from the media first passes through the on-chip sophisticated hybrid circuit
to subtract the transmitted signal from the input signal for effective reduction of near-end echo.
Afterwards, the received signal is processed with adaptive equalization, BLW (Baseline Wander)
correction, cross-talk cancellation, echo cancellation, timing recovery, error correction, and 4D-PAM5
decoding. Then, the 8-bit wide data is recovered and is sent to the GMII interface at a clock speed of
125MHz. The Rx MAC retrieves the packet data from the receive MII/GMII interface and sends it to the
Rx Buffer Manager.
Integrated Gigabit Ethernet Controller (NIC)
Functional Description
Transmitter
Receiver
12
RTL8169S-32/RTL8169S-64
Track ID: JATR-1076-21
Datasheet
Rev. 1.7

Related parts for RTL8169S-32