RTL8169S-32 ETC-unknow, RTL8169S-32 Datasheet - Page 13

no-image

RTL8169S-32

Manufacturer Part Number
RTL8169S-32
Description
Single-chip Gigabit Nic Ethernet Controller
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RTL8169S-32
Manufacturer:
REALTEK/瑞昱
Quantity:
20 000
Integrated Gigabit Ethernet Controller (NIC)
Symbol
PCICLK
DEVSELB
FRAMEB
GNTB
REQB
IDSEL
INTAB
IRDYB
TRDYB
S/T/S
S/T/S
S/T/S
S/T/S
Type
O/D
T/S
I
I
I
(128QFP)
Pin No.
28
68
61
29
30
46
25
63
67
(233BGA)
Pin No.
T16
R13
R14
R16
M1
N2
U6
K3
P2
Description
PCI Clock. This clock input provides timing for all PCI
transactions and is input for the PCI device. Supports up to a
66MHz PCI clock.
Device Select. As a bus master, the RTL8169S samples this
signal to insure that a PCI target recognizes the destination
address for the data transfer. As a target, the RTL8169S
asserts this signal low when it recognizes its target address
after FRAMEB is asserted.
Cycle Frame. As a bus master, this pin indicates the
beginning and duration of an access. FRAMEB is asserted
low to indicate the start of a bus transaction. While
FRAMEB is asserted, data transfer continues. When
FRAMEB is de-asserted, the transaction is in the final data
phase.
As a target, the device monitors this signal before decoding
the address to check if the current transaction is addressed to
it.
Grant. This signal is asserted low to indicate to the
RTL8169S that the central arbiter has granted the ownership
of the bus to the RTL8169S. This input is used when the
device is acting as a bus master.
Request. The RTL8169S will assert this signal low to
request the ownership of the bus from the central arbiter.
Initialization Device Select. This pin allows the device to
identify when configuration read/write transactions are
intended for it.
Interrupt A. Used to request an interrupt. It is asserted low
when an interrupt condition occurs, as defined by the
Interrupt Status, Interrupt Mask.
Initiator Ready. This indicates the initiating agent’s ability
to complete the current data phase of the transaction.
As a bus master, this signal will be asserted low when the
device is ready to complete the current data phase
transaction. This signal is used in conjunction with the
TRDYB signal. Data transaction takes place at the rising
edge of CLK when both IRDYB and TRDYB are asserted
low. As a target, this signal indicates that the master has put
data on the bus.
Target Ready. This indicates the target agent’s ability to
complete the current phase of the transaction.
As a bus master, this signal indicates that the target is ready
for the data during write operations, or is ready to provide
the data during read operations. As a target, this signal will
be asserted low when the (slave) device is ready to complete
the current data phase transaction. This signal is used in
conjunction with the IRDYB signal. Data transaction takes
place at the rising edge of CLK when both IRDYB and
TRDYB are asserted low.
7
RTL8169S-32/RTL8169S-64
Track ID: JATR-1076-21
Datasheet
Rev. 1.7

Related parts for RTL8169S-32