SAM9261 Atmel Corporation, SAM9261 Datasheet - Page 41

no-image

SAM9261

Manufacturer Part Number
SAM9261
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9261

Flash (kbytes)
0 Kbytes
Pin Count
217
Max. Operating Frequency
240 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
96
Ext Interrupts
96
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
1
Uart
4
Ssc
3
Sd / Emmc
1
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
No
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
160
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.08 to 1.32
Fpu
No
Mpu / Mmu
No/Yes
Timers
3
Output Compare Channels
3
Input Capture Channels
3
32khz Rtc
Yes
Calibrated Rc Oscillator
No
13. Revision History
Table 13-1.
6062LS–ATARM–23-Mar-09
Doc.
Rev.
6062AS
6062BS
6062CS
Source
CSR 04-370
CSR 04-371
CSR 04-376
CSR 04-446
CSR 04-447
CSR 04-461
CSR 04-475
CSR 05-023
CSR 05-024
CSR 05-398
CSR 05-481
CSR 05-496
CSR 05-487
Revision History
Comments
Date: 02-Jun-05
Change to Additional Embedded Memories in
Consumption” on page
Change to AIC,
Peripheral,” on page
modified in
Changed ROM access to single cycle in
on page
Replaced “PDMA” with “PDC” throughout. Replaced “Peripheral DMA” with “Peripheral DMA Controller”
throughout.
New pinout for 217-ball LFBGA package, Table 2 updated.
Updated
Removed “Embedded Software Services” on page 18.
Changed min voltage level for VDDIOM and VDDIOP to 2.7V throughout. Corrected nominal voltage
level for VDDIOP and VDDIOP in
Added information on chip select assignment management in
page
Added information on configuration management of embedded pad pull-up in
page
Throughout document: All references to SmartMedia removed and replaced by NAND Flash. All signals
SMxx changed to NANDxx.
Throughout document: Package now qualified as RoHS-compliant
Changed pull-up resistor level to 10 kOhm in
Changed typical conditions for VDDCORE to 1.2V in
Corrected BMS state in
Date: 15-Nov-05
Changed SPI pin names in
Description by Peripheral,” on page
Table 10-3, “Multiplexing on PIO Controller B,” on page 32
Controller C,” on page
Updated A22 pin in
Changed value of programmable pull-up resistor in
page
Updated
Qualified/Internal: 23-Aug-04
Corrected BMS reset condition for ROM access in
Added NTRST signal
34.
38.
12.
17.
Section 8.1.2 ”Boot Program” on page
Table 12-1, “AT91SAM9261 Ordering Information,” on page
Table 4-1 on page
“Features” on page
Figure 2-1, “AT91SAM9261 Block Diagram,” on page
5, Change to
to“Block Diagram” on page
33.
11. Change to
Table 8-3, “Internal Memory Mapping,” on page
Figure 2-1, “AT91SAM9261 Block Diagram,” on page
10. Change to
Section 5.1 “Power Supplies” on page
Section 10.3.1.5 “NAND Flash Interface” on page
1, SMCS signal added to
5,
Table 8-3 on page
Table 10-2, “Multiplexing on PIO Controller A,” on page
“Features” on page 1
Section 6.4 “PIO Controller A, B and C Lines” on page
“JTAG Port Pins” on page
“Features” on page
20.
4. NTRST signal added to
Section 8.1.1.2 “Internal ROM” on page
Section 6.4 “PIO Controller A, B and C Lines” on
Section 5.2 “Power Consumption” on page
18.
and
Table 3-1, “Signal Description by
Section 10.4 “External Bus Interface” on
and
Table 10-4, “Multiplexing on PIO
1. Change to
Section 8.1 “Embedded Memories”
40.
11.
18.
11.
4.
AT91SAM9261
Table 3-1 on page
Section 10.13 “USB” on
Section 5.2 “Power
4,
Table 3-1, “Signal
30.
19.
31,
5. F1
11.
12.
41

Related parts for SAM9261