P87C554SBAA NXP Semiconductors, P87C554SBAA Datasheet - Page 27

no-image

P87C554SBAA

Manufacturer Part Number
P87C554SBAA
Description
MCU 8-Bit 87C 80C51 CISC 16KB EPROM 5V 68-Pin PLCC Tube
Manufacturer
NXP Semiconductors
Datasheet

Specifications of P87C554SBAA

Package
68PLCC
Device Core
80C51
Family Name
87C
Maximum Speed
16 MHz
Ram Size
512 Byte
Program Memory Size
16 KB
Operating Supply Voltage
5 V
Data Bus Width
8 Bit
Program Memory Type
EPROM
Number Of Programmable I/os
40
Interface Type
I2C/UART
On-chip Adc
7-chx10-bit
Operating Temperature
0 to 70 °C
Number Of Timers
3

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
P87C554SBAA
Quantity:
160
Part Number:
P87C554SBAA,512
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
P87C554SBAAЈ¬512
Manufacturer:
NXP
Quantity:
188
between AVref+ and AVref–. If the analog input voltage range is from
Philips Semiconductors
10-Bit ADC Resolution and Analog Supply: Figure 24 shows how
the ADC is realized. The ADC has its own supply pins (AV
AV
DAC’s resistance-ladder. The ladder has 1023 equally spaced taps,
separated by a resistance of “R”. The first tap is located 0.5 x R
above Vref–, and the last tap is located 1.5 x R below Vref+. This
gives a total ladder resistance of 1024 x R. This structure ensures
that the DAC is monotonic and results in a symmetrical quantization
error as shown in Figure 26.
For input voltages between Vref– and (Vref–) + 1/2 LSB, the 10-bit
result of an A/D conversion will be 00 0000 0000B = 000H. For input
voltages between (Vref+) – 3/2 LSB and Vref+, the result of a
conversion will be 11 1111 1111B = 3FFH. AVref+ and AVref– may
be between AV
positive with respect to AVref–, and the input voltage (Vin) should be
2 V to 4 V, then 10-bit resolution can be obtained over this range if
AVref+ = 4 V and AVref– = 2 V.
The result can always be calculated from the following formula:
2003 Jan 28
80C51 8-bit microcontroller – 6-clock operation
16K/512 OTP/ROMless, 7 channel 10 bit A/D, I
high I/O, 64L LQFP
SS
Result + 1024
TOTAL RESISTANCE
=
=
) and two pins (Vref+ and Vref–) connected to each end of the
1023R + 2 x R/
1024R
DD
+ 0.2 V and AV
R/2
R
R
R
R
R
R/2
AV
V
ref)
IN
* AV
AV
AV
* AV
ref+
ref–
ref*
SS
ref*
– 0.2 V. AVref+ should be
Value 0000 0000 00
Value 1111 1111 11
V
V
ref
in
Figure 24. ADC Realization
DD
COMPARATOR
and
+
is output for voltages V
is output for voltages (V
1023
1022
1021
3
2
1
0
DECODER
2
C, PWM, capture/compare,
27
Power Reduction Modes
The 8xC554 has two reduced power modes of operation: the idle
mode and the power-down mode. These modes are entered by
setting bits in the PCON special function register. When the 8xC554
enters the idle mode, the following functions are disabled:
CPU
Timer T2
PWM0, PWM1
ADC
In idle mode, the following functions remain active:
Timer 0
Timer 1
Timer T3
SIO0 SIO1
External interrupts
When the 8xC554 enters the power-down mode, the oscillator is
stopped. The power-down mode is entered by setting the PD bit in
the PCON register. The PD bit can only be set if the EW input is tied
HIGH.
ref–
ref+
to (V
APPROXIMATION
– 3/2 LSB) to V
SUCCESSIVE
REGISTER
ref–
MSB
LSB
+ 1/2 LSB)
(halted)
(halted and reset)
(reset; outputs are high)
(may be enabled for operation in Idle mode
by setting bit AIDC (AUXR1.6) ).
ref+
APPROXIMATION
CONTROL LOGIC
SUCCESSIVE
80C554/87C554
Product data
SU00961
START
READY

Related parts for P87C554SBAA