CS4202-JQZ Cirrus Logic Inc, CS4202-JQZ Datasheet - Page 34

IC AC 97 W/HEADPHONE AMP 48TQFP

CS4202-JQZ

Manufacturer Part Number
CS4202-JQZ
Description
IC AC 97 W/HEADPHONE AMP 48TQFP
Manufacturer
Cirrus Logic Inc
Type
Audio Codec '97r
Datasheet

Specifications of CS4202-JQZ

Package / Case
48-LQFP
Data Interface
Serial
Resolution (bits)
18, 20 b
Number Of Adcs / Dacs
1 / 1
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
90 / 90
Voltage - Supply, Analog
4.75 V ~ 5.25 V
Voltage - Supply, Digital
4.75 V ~ 5.25 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Number Of Adc Inputs
8
Number Of Dac Outputs
3
Conversion Rate
48 KSPS
Interface Type
Serial (5-Wire, I2S)
Resolution
18 bit, 20 bit
Operating Supply Voltage
3.3 V, 5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Number Of Channels
1 ADC/1 DAC
Supply Current
10 mA
Thd Plus Noise
- 84 dB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
598-1181

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4202-JQZ
Manufacturer:
CIRRUS
Quantity:
800
Part Number:
CS4202-JQZ
Manufacturer:
IDT
Quantity:
388
Part Number:
CS4202-JQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS4202-JQZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS4202-JQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
4.16
ID[1:0]
Default
The Extended Modem ID Register (Index 3Ch) is a read/write register that identifies the CS4202 modem capabilities.
Writing any value to this location issues a reset to modem registers (Index 3Ch-54h), including GPIO registers
(Index 4Ch - 54h). Audio registers are not reset by a write to this location.
4.17
PRA
GPIO
Default
4.18
GC[4:0]
Default
After a Cold Reset or a modem Register Reset (see Extended Modem ID Register (Index 3Ch)), all GPIO pins are
configured as inputs. The upper 11 bits of this register always return ‘0’.
34
D15
D15
D15
ID1
0
0
Extended Modem ID Register (Index 3Ch)
Extended Modem Status/Control Register (Index 3Eh)
GPIO Pin Configuration Register (Index 4Ch)
D14
D14
D14
ID0
0
0
D13
D13
D13
0
0
0
GPIO Pin Configuration. When ‘set’, the GC[4:0] bits define the corresponding GPIO pin as
CS4202 is the primary audio codec. When ID[1:0] = 01, 10, or 11, the CS4202 is a secondary
audio codec. The state of the ID[1:0] bits is determined at power-up from the ID[1:0]# pins
and the current clocking scheme, see Table 18 on page 49.
an input. When ‘clear’, the corresponding GPIO pin is defined as an output. When the SDEN
bit in the Serial Port Control Register (Index 6Ah) is ‘set’, the GC[1:0] bits are read-only bits
and always return ‘0’. When SDEN is ‘clear’, the GC[1:0] bits function normally. Likewise,
when the SDO2 bit in the Serial Port Control Register (Index 6Ah) is 'set', the GC4 bit is a
read-only bit and always returns '0'. When SDO2 is 'clear', the GC4 bit functions normally.
The GC[3:2] bits have no such dependency.
001Fh. This value corresponds to all GPIO pins configured as inputs.
Codec ID. These bits indicate the current codec configuration. When ID[1:0] = 00, the
x000h. This value indicates no supported modem functions.
GPIO Powerdown. When ‘set’, the PRA bit powers down the GPIO subsystem. When the
GPIO section is powered down, all outputs must be tri-stated and input Slot 12 should be
marked invalid when the AC-link is active. To use any GPIO functionality PRA must be
cleared first.
GPIO. When ‘set’, the GPIO bit indicates the GPIO subsystem is ready for use. When ‘set’,
input Slot 12 will also be marked valid.
0100h
D12
D12
D12
0
0
0
D11
D11
D11
0
0
0
D10
D10
D10
0
0
0
D9
D9
D9
0
0
0
PRA
D8
D8
D8
0
0
D7
D7
D7
0
0
0
D6
D6
D6
0
0
0
D5
D5
D5
0
0
0
GC4
D4
D4
D4
0
0
GC3
D3
D3
D3
0
0
GC2
D2
D2
D2
0
0
CS4202
GC1
D1
D1
D1
0
0
DS549PP2
GPIO
GC0
D0
D0
D0
0

Related parts for CS4202-JQZ