ADSP-21262SKBCZ200 Analog Devices Inc, ADSP-21262SKBCZ200 Datasheet - Page 29

IC DSP CTLR 32BIT 136CSPBGA

ADSP-21262SKBCZ200

Manufacturer Part Number
ADSP-21262SKBCZ200
Description
IC DSP CTLR 32BIT 136CSPBGA
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Fixed/Floating Pointr
Datasheet

Specifications of ADSP-21262SKBCZ200

Interface
DAI, SPI
Clock Rate
200MHz
Non-volatile Memory
ROM (512 kB)
On-chip Ram
256kB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
136-CSPBGA
No. Of Bits
32 Bit
Frequency
200MHz
Supply Voltage
1.2V
Embedded Interface Type
SPI
No. Of I/o's
23
Supply Voltage Range
1.14V To 1.26V, 3.13V To 3.47V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
ADSP21262SKBCZ200

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21262SKBCZ200
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21262SKBCZ200
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Serial Ports
To determine whether communication is possible between two
devices at clock speed n, the specifications in
Table
1) frame sync delay and frame sync setup and hold; 2) data delay
and data setup and hold; and 3) SCLK width.
Table 23. Serial Ports—External Clock
1
2
Table 24. Serial Ports—Internal Clock
1
2
Parameter
Timing Requirements
t
t
t
t
t
t
Switching Characteristics
t
t
t
t
Referenced to sample edge.
Referenced to drive edge.
Parameter
Timing Requirements
t
t
t
t
Switching Characteristics
t
t
t
t
t
t
t
Referenced to the sample edge.
Referenced to drive edge.
SFSE
HFSE
SDRE
HDRE
SCLKW
SCLK
DFSE
HOFSE
DDTE
HDTE
SFSI
HFSI
SDRI
HDRI
DFSI
HOFSI
DFSI
HOFSI
DDTI
HDTI
SCLKIW
25,
Table
26,
FS Setup Before SCLK
(Externally Generated FS in Either Transmit or Receive Mode)
FS Hold After SCLK
(Externally Generated FS in Either Transmit or Receive Mode)
Receive Data Setup Before Receive SCLK
Receive Data Hold After SCLK
SCLK Width
SCLK Period
FS Delay After SCLK
(Internally Generated FS in Either Transmit or Receive Mode)
FS Hold After SCLK
(Internally Generated FS in Either Transmit or Receive Mode)
Transmit Data Delay After Transmit SCLK
Transmit Data Hold After Transmit SCLK
FS Setup Before SCLK
(Externally Generated FS in Either Transmit or Receive Mode)
FS Hold After SCLK
(Externally Generated FS in Either Transmit or Receive Mode)
Receive Data Setup Before SCLK
Receive Data Hold After SCLK
FS Delay After SCLK (Internally Generated FS in Transmit Mode)
FS Hold After SCLK (Internally Generated FS in Transmit Mode)
FS Delay After SCLK (Internally Generated FS in Receive Mode)
FS Hold After SCLK (Internally Generated FS in Receive Mode)
Transmit Data Delay After SCLK
Transmit Data Hold After SCLK
Transmit or Receive SCLK Width
Figure
21, and
Figure 22
must be confirmed:
Table
1
1
2
2
1
23,
Rev. B | Page 29 of 48 | August 2005
Table
2
1
2
24,
Serial port signals (SCLK, FS, DxA,/DxB) are routed to the
DAI_P20–1 pins using the SRU. Therefore, the timing specifica-
tions provided below are valid at the DAI_P20–1 pins.
2
2
1
1
1
1
2
2
2
2
Min
2.5
2.5
2.5
2.5
7
20
2
2
Min
6
1.5
6
1.5
–1.0
–1.0
–1.0
0.5t
SCLK
– 2
Max
3
3
3
0.5t
Max
7
7
SCLK
+ 2
ADSP-21262
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21262SKBCZ200