ST72F324BK6TAS STMicroelectronics, ST72F324BK6TAS Datasheet - Page 28

no-image

ST72F324BK6TAS

Manufacturer Part Number
ST72F324BK6TAS
Description
8-BIT MCU
Manufacturer
STMicroelectronics
Datasheet
Central processing unit (CPU)
28/198
Table 6.
Table 7.
Table 8.
These two bits are set/cleared by hardware when entering in interrupt. The loaded value is
given by the corresponding bits in the interrupt software priority registers (ISPRx). They can
be also set/cleared by software with the RIM, SIM, IRET, HALT, WFI and PUSH/POP
instructions.
See
Level 0 (main)
Level 1
Level 2
Level 3 (= interrupt disable)
BIt Name
BIt Name
1
0
5
3
Section 7: Interrupts on page 41
I1
I0
C
Z
Zero (Arithmetic Management bit)
Carry/borrow
Software Interrupt Priority 1
Software Interrupt Priority 0
Arithmetic management bits (continued)
Software interrupt bits
Interrupt software priority selection
This bit is set and cleared by hardware. This bit indicates that the result of the last
arithmetic, logical or data manipulation is zero.
0: The result of the last operation is different from zero.
1: The result of the last operation is zero.
This bit is accessed by the JREQ and JRNE test instructions.
This bit is set and cleared by hardware and software. It indicates an overflow or an
underflow has occurred during the last arithmetic operation.
0: No overflow or underflow has occurred.
1: An overflow or underflow has occurred.
This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC
instructions. It is also affected by the ‘bit test and branch’, shift and rotate instructions.
The combination of the I1 and I0 bits determines the current interrupt software priority
(see
The combination of the I1 and I0 bits determines the current interrupt software priority
(see
Interrupt software priority
Table
Table
8).
8).
Doc ID13466 Rev 4
for more details.
Function
Function
Level
High
Low
ST72324B-Auto
I1
1
0
0
1
I0
0
1
0
1

Related parts for ST72F324BK6TAS