MAX19516ETM+ Maxim Integrated Products, MAX19516ETM+ Datasheet - Page 15

IC ADC 10BIT 100MSPS DUAL 48TQFN

MAX19516ETM+

Manufacturer Part Number
MAX19516ETM+
Description
IC ADC 10BIT 100MSPS DUAL 48TQFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX19516ETM+

Number Of Bits
10
Sampling Rate (per Second)
100M
Data Interface
Serial, Parallel
Number Of Converters
2
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-TQFN Exposed Pad
Conversion Rate
100 MSPs
Resolution
10 bit
Interface Type
SPI
Snr
60.1 dB
Voltage Reference
1.25 V
Supply Voltage (max)
3.5 V
Supply Voltage (min)
1.7 V
Maximum Power Dissipation
3200 mW
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Input Voltage
1.8 V
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Figure 4. Simplified Reference Schematic
REFIO adjusts the reference potential, which, in turn,
adjusts the full-scale range of the ADC. Figure 4 shows
a simplified schematic of the reference system. An
internal bandgap voltage generator provides an internal
reference voltage. The bandgap potential is buffered
and applied to REFIO through a 10kΩ resistor. Bypass
REFIO with a 0.1µF capacitor to GND. The bandgap
voltage is applied to a scaling and level-shift circuit,
which creates internal reference potentials that estab-
lish the full-scale range of the ADC. Apply an external
voltage on REFIO to trim the ADC full scale. The allow-
able adjustment range is +5/-15%. The REFIO-to-ADC
gain transfer function is:
Table 1. Parallel-Interface Pin Functionality
X = Don’t care.
INTERNAL GAIN—BYPASS REFIO
EXTERNAL GAIN CONTROL—DRIVE REFIO
REFERENCE
BANDGAP
SPEN
0
1
1
1
1
1
1
1
1
1
BUFFER
V
FS
Reference Input/Output (REFIO)
1.250V
= 1.5 x [V
SDIN/FORMAT
Unconnected
______________________________________________________________________________________
AVDD
SDIN
10kΩ
0
X
X
X
X
X
X
REFIO
REFIO
Dual-Channel, 10-Bit, 100Msps ADC
LEVEL SHIFT
SCALE AND
/1.25] Volts
Unconnected
SCLK/DIV
0.1µF
EXTERNAL BYPASS
AVDD
SCLK
X
X
X
0
X
X
X
INTERNAL REFERENCE
(CONTROLS ADC GAIN)
Unconnected
CS/OUTSEL
AVDD
CS
X
X
X
X
X
X
0
Figure 5. Simplified Parallel-Interface Input Schematic
There are two ways to control the MAX19516 operating
modes. Full feature selection is available using the SPI
interface, while the parallel interface offers a limited set
of commonly used features. The programming mode is
selected using the SPEN input. Drive SPEN low for SPI
interface; drive SPEN high for parallel interface.
The parallel interface offers a pin-programmable inter-
face with a limited feature set. Connect SPEN to AVDD
to enable the parallel interface. See Table 1 for pin
functionality; see Figure 5 for a simplified parallel-inter-
face input schematic.
SCLK
SDIN
SPI interface active. Features are programmed through the
serial port (see the Serial Programming Interface section).
Two’s complement
Offset binary
Gray code
Clock divide-by-1
Clock divide-by-2
Clock divide-by-4
CMOS (dual bus)
MUX CMOS (channel A data bus)
MUX CMOS (channel B data bus)
CS
156kΩ
36kΩ
AVDD
29/32 AVDD
23/32 AVDD
Programming and Interface
3/32 AVDD
DESCRIPTION
Parallel Interface
DECODER
TO
CONTROL
LOGIC
15

Related parts for MAX19516ETM+