AD7713ARZ Analog Devices Inc, AD7713ARZ Datasheet - Page 10

no-image

AD7713ARZ

Manufacturer Part Number
AD7713ARZ
Description
IC ADC SIGNAL COND LC2MOS 24SOIC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7713ARZ

Data Interface
Serial
Number Of Bits
24
Sampling Rate (per Second)
205
Number Of Converters
1
Power Dissipation (max)
5.5mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-SOIC (0.300", 7.50mm Width)
Resolution (bits)
24bit
Input Channel Type
Differential, Single Ended
Supply Voltage Range - Analogue
5V To 10V
Supply Voltage Range - Digital
4.75V To 5.25V
Supply
RoHS Compliant
Package
24SOIC W
Resolution
24 Bit
Sampling Rate
3.9 KSPS
Architecture
Delta-Sigma
Number Of Adcs
1
Number Of Analog Inputs
1|2
Digital Interface Type
Serial (3-Wire, 4-Wire)
Input Type
Voltage
Signal To Noise Ratio
131 dB
Polarity Of Input Voltage
Unipolar|Bipolar
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7713ARZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD7713
PGA Gain
G2 Gl G0 Gain
0
0
0
0
1
1
1
1
Channel Selection
CH1 CH0 Channel
0
0
1
Word Length
WL Output Word Length
0
1
RTD Excitation Currents
RO
0
1
Burn-Out Current
BO
0
1
Bipolar/Unipolar Selection (Both Inputs)
B/U
0
1
0
0
1
1
0
0
1
1
0
1
0
16-Bit
24-Bit
Off
On
Off
On
Bipolar
Unipolar
0
1
0
1
0
1
0
1
AIN1
AIN2
AIN3
1
2
4
8
16
32
64
128
(Default Condition after the Internal
Power-On Reset)
(Default Condition after the Internal
Power-On Reset)
(Default Condition after the Internal
Power-On Reset)
(Default Condition after the Internal
Power-On Reset)
(Default Condition after the Internal
Power-On Reset)
(Default Condition after the Internal
Power-On Reset)
–10–
Filter Selection (FS11 to FS0)
The on-chip digital filter provides a sinc
response. The 12 bits of data programmed into these bits deter-
mine the filter cutoff frequency, the position of the first notch of
the filter, and the data rate for the part. In association with the
gain selection, it also determines the output noise (and therefore
the effective resolution) of the device.
The first notch of the filter occurs at a frequency determined by
the relationship: filter first notch frequency = (f
where code is the decimal equivalent of the code in Bits FS0 to
FS11 and is in the range 19 to 2,000. With the nominal f
of 2 MHz, this results in a first notch frequency range from
1.952 Hz to 205.59 kHz. To ensure correct operation of the
AD7713, the value of the code loaded to these bits must be
within this range. Failure to do this will result in unspecified
operation of the device.
Changing the filter notch frequency, as well as the selected gain,
impacts resolution. Tables I and II and Figures 2a and 2b show
the effect of the filter notch frequency and gain on the effective
resolution of the AD7713. The output data rate (or effective
conversion time) for the device is equal to the frequency se-
lected for the first notch of the filter. For example, if the first
notch of the filter is selected at 10 Hz, then a new word is avail-
able at a 10 Hz rate or every 100 ms. If the first notch is at 200 Hz,
a new word is available every 5 ms.
The settling time of the filter to a full-scale step input change is
worst case 4
of the final value. For example, with the first filter notch at 100 Hz,
the settling time of the filter to a full-scale step input change is
400 ms max. If the first notch is at 200 Hz, the settling time of
the filter to a full-scale input step is 20 ms max. This settling time
can be reduced to 3
step input change to a reset of the digital filter. In other words, if
the step input takes place with SYNC low, the settling time will
be 3
the settling time is 3
SYNC input.
The –3 dB frequency is determined by the programmed first
notch frequency according to the relationship:
Filter
l/(Output Data Rate). If a change of channels takes place,
3
dB Frequency
1/(Output Data Rate). This settling time is to 100%
l/(Output Data Rate) by synchronizing the
l/(Output Data Rate) regardless of the
=
0 262
.
×
First Notch Frequency
3
(or (sinx/x)
CLK IN
3
/512)/code
) filter
REV. D
CLK IN

Related parts for AD7713ARZ