MAX1202BEAP+ Maxim Integrated Products, MAX1202BEAP+ Datasheet - Page 14

IC ADC 12BIT 8CH 20-SSOP

MAX1202BEAP+

Manufacturer Part Number
MAX1202BEAP+
Description
IC ADC 12BIT 8CH 20-SSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX1202BEAP+

Number Of Bits
12
Sampling Rate (per Second)
133k
Data Interface
MICROWIRE™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
640mW
Voltage Supply Source
Dual ±
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-SSOP
Number Of Adc Inputs
8
Architecture
SAR
Conversion Rate
133 KSPs
Resolution
12 bit
Input Type
Voltage
Interface Type
Serial
Voltage Reference
Internal 4.096 V or External
Supply Voltage (max)
5 V
Maximum Power Dissipation
640 mW
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Input Voltage
4.096 V
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
The conversion must complete in some minimum time or
droop on the sample-and-hold capacitors might degrade
conversion results. Use internal clock mode if the clock
period exceeds 10µs or if serial-clock interruptions could
cause the conversion interval to exceed 120µs.
In internal clock mode, the MAX1202/MAX1203 generate
their own conversion clock. This frees the µP from run-
ning the SAR conversion clock, and allows the con-
version results to be read back at the processor’s
5V, 8-Channel, Serial, 12-Bit ADCs
with 3V Digital Interface
Figure 7. Detailed Serial-Interface Timing
Figure 8. External Clock Mode SSTRB Detailed Timing
14
______________________________________________________________________________________
DOUT
SCLK
SSTRB
DIN
SCLK
CS
CS
t
CSH
t
DV
t
CSS
t
DS
t
DH
t
SDV
t
Internal Clock
CL
t
CH
PD0 CLOCKED IN
convenience, at any clock rate from zero to 2MHz.
SSTRB goes low at the start of the conversion, then goes
high when the conversion is complete. SSTRB is low for
a maximum of 10µs, during which time SCLK should
remain low for best noise performance. An internal regis-
ter stores data while the conversion is in progress. SCLK
clocks the data out at this register at any time after the
conversion is complete. After SSTRB goes high, the next
falling clock edge produces the MSB of the conversion
at DOUT, followed by the remaining bits in MSB-first for-
mat (Figure 9). CS does not need to be held low once a
t
SSTRB
t
DO
t
SSTRB
t
CSH
t
TR
t
STR

Related parts for MAX1202BEAP+