MC9S12XA256CAL Freescale Semiconductor, MC9S12XA256CAL Datasheet - Page 622

IC MCU 256K FLASH 112-LQFP

MC9S12XA256CAL

Manufacturer Part Number
MC9S12XA256CAL
Description
IC MCU 256K FLASH 112-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheets

Specifications of MC9S12XA256CAL

Core Processor
HCS12X
Core Size
16-Bit
Speed
80MHz
Connectivity
EBI/EMI, I²C, IrDA, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
91
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
No. Of I/o's
91
Eeprom Memory Size
4KB
Ram Memory Size
16KB
Cpu Speed
80MHz
No. Of Timers
1
No. Of Pwm Channels
8
Digital Ic Case Style
LQFP
Rohs Compliant
Yes
Processor Series
S12XA
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
16 KB
Interface Type
CAN, I2C, SCI, SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
91
Number Of Timers
12
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
EVB9S12XDP512E
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 16 Channel)
Package
112LQFP
Family Name
HCS12
Maximum Speed
40 MHz
Operating Supply Voltage
2.5|5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XA256CAL
Manufacturer:
AD
Quantity:
101
Part Number:
MC9S12XA256CAL
Manufacturer:
FREESCALE
Quantity:
7 765
Part Number:
MC9S12XA256CAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XA256CAL
Manufacturer:
FREESCALE
Quantity:
7 765
Part Number:
MC9S12XA256CAL
Manufacturer:
FREESCALE
Quantity:
20 000
Chapter 17 Memory Mapping Control (S12XMMCV2)
17.3.2.4
Read: Anytime
Write: anytime in special modes, one time only in other modes.
This register determines the position of the direct page within the memory map.
Bits [22:16] of the global address will be formed by the GPAGE[6:0] bits in case the CPU executes a global
instruction in direct addressing mode or by the appropriate local address to the global address expansion
(refer to
622
Address: 0x0011
Example 17-2. This example demonstrates usage of the Direct Addressing Mode by a global instruction
DP[15:8]
Reset
Field
7–0
W
R
Expansion of the CPU Local Address
LDAADR
MOVB
MOVB
GLDAA
DP15
Direct Page Index Bits 15–8 — These bits are used by the CPU when performing accesses using the direct
addressing mode. The bits from this register form bits [15:8] of the address (see
Direct Page Register (DIRECT)
0
7
XGATE write access to this register during an CPU access which makes use
of this register could lead to unexpected results.
Bit22
EQU $0000
#$80,DIRECT
#$14,GPAGE
<LDAADR
DP14
0
6
Figure 17-9. DIRECT Address Mapping
Table 17-8. DIRECT Field Descriptions
Figure 17-8. Direct Register (DIRECT)
Bit16
MC9S12XDP512 Data Sheet, Rev. 2.21
Global Address [22:0]
DP13
0
5
;Initialize LDADDR with the value of $0000
;Initialize DIRECT register with the value of $80
;Initialize GPAGE register with the value of $14
;Load Accu A from the global address $14_8000
Bit15
CAUTION
Map).
DP12
DP [15:8]
0
4
Description
CPU Address [15:0]
Bit8
DP11
0
3
Bit7
DP10
0
2
Figure
Freescale Semiconductor
Bit0
DP9
1-9).
0
1
DP8
0
0

Related parts for MC9S12XA256CAL