LMP8100AEVAL National Semiconductor, LMP8100AEVAL Datasheet - Page 24

no-image

LMP8100AEVAL

Manufacturer Part Number
LMP8100AEVAL
Description
BOARD EVALUATION FOR LMP8100
Manufacturer
National Semiconductor
Series
LMP®r
Datasheets

Specifications of LMP8100AEVAL

Channels Per Ic
1 - Single
Amplifier Type
Programmable Gain
Output Type
Single-Ended, Rail-to-Rail
Slew Rate
12 V/µs
Current - Output / Channel
20mA
Operating Temperature
-40°C ~ 125°C
Current - Supply (main Ic)
5.3mA
Voltage - Supply, Single/dual (±)
2.7 V ~ 5.5 V, ±1.35 V ~ 2.75 V
Board Type
Fully Populated
Utilized Ic / Part
LMP8100
Lead Free Status / RoHS Status
Not applicable / Not applicable
-3db Bandwidth
-
www.national.com
SERIAL CONTROL INTERFACE OPERATION
The LMP8100 gain, bandwidth compensation, power down,
and input zeroing are controlled by data stored in a program-
ming register. Data to be written into the control register is first
loaded into the LMP8100 via the serial interface. The serial
interface employs an 8-bit shift register. Data is loaded
through the serial data input, SDI. Data passing through the
shift register is output through the serial data output, SDO.
FIGURE 12. Non-Inverting Input Zeroing Function
FIGURE 13. Serial Control Interface Timing
24
The serial clock, SCK controls the serial loading process. All
eight data bits are required to correctly program the amplifier.
The falling edge of CS enables the shift register to receive
data. The SCK signal must be high during the falling and rising
edge of CS. Each data bit is clocked into the shift register on
the rising edge of SCK. Data is transferred from the shift reg-
ister to the holding register on the rising edge of CS. Operation
is shown in the timing diagram,Figure 13.
20147624
20147606

Related parts for LMP8100AEVAL