DAC1405D750/DB,598 NXP Semiconductors, DAC1405D750/DB,598 Datasheet - Page 23

BOARD DEMO FOR DAC1405D750

DAC1405D750/DB,598

Manufacturer Part Number
DAC1405D750/DB,598
Description
BOARD DEMO FOR DAC1405D750
Manufacturer
NXP Semiconductors
Type
D/Ar

Specifications of DAC1405D750/DB,598

Number Of Dac's
2
Number Of Bits
14
Outputs And Type
2, Differential
Sampling Rate (per Second)
750M
Data Interface
Serial, SPI™
Settling Time
20ns
Dac Type
Current
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
DAC1405D750
Product
Data Conversion Development Tools
Conversion Rate
750 MSPS
Resolution
14 bit
Interface Type
SMA
Supply Voltage (max)
3.3 V
Supply Voltage (min)
1.8 V
For Use With/related Products
DAC1405D750
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-5090
NXP Semiconductors
DAC1405D750
Product data sheet
In Interleaved mode, both DACs use the same data input at twice the Dual-port mode
frequency. Data enters the latch on the rising edge of the internal clock signal. The data is
sent to either latch I or latch Q, depending on the SELIQ signal.
The SELIQ input (pin 41) allows the synchronization of the internally demultiplexed I and
Q channels; see
edge)”.
The SELIQ signal can be either synchronous or asynchronous (single rising edge, single
pulse). The first data following the SELIQ rising edge is sent in channel I and following
data is sent in channel Q. After this, data is distributed alternately between these
channels.
Fig 6.
Fig 7.
(asynchronous alternative 1)
(asynchronous alternative 2)
Interleaved mode operation
Interleaved mode timing (8x interpolation, latch on rising edge)
(synchronous alternative)
CLK
Q13/SELIQ
I13 to I0
dig
All information provided in this document is subject to legal disclaimers.
= internal digital clock
Figure 7 “Interleaved mode timing (8x interpolation, latch on rising
Latch Q output
Latch I output
Rev. 3 — 7 September 2010
CLK
SELIQ
SELIQ
SELIQ
dig
In
Dual 14-bit DAC, up to 750 Msps; 4 and 8 interpolating
LATCH
LATCH
Q
I
N
N + 1
XX
XX
2 ×
2 ×
FIR 1
FIR 1
N + 2
2 ×
2 ×
FIR 2
FIR 2
N + 3
N + 1
N
DAC1405D750
N + 4
2 ×
2 ×
FIR 3
FIR 3
© NXP B.V. 2010. All rights reserved.
N + 5
N + 2
N + 3
001aal654
001aaj814
23 of 42

Related parts for DAC1405D750/DB,598