HW-FMC-XM101-G Xilinx Inc, HW-FMC-XM101-G Datasheet - Page 19

no-image

HW-FMC-XM101-G

Manufacturer Part Number
HW-FMC-XM101-G
Description
HARDWARE FMC INTERFACE CARD
Manufacturer
Xilinx Inc
Datasheet

Specifications of HW-FMC-XM101-G

Accessory Type
Interface Card
For Use With/related Products
Spartan 6
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
FMC XM101 User Guide
UG538 (v1.1) September 24, 2010
PCA9543 Device Select Code as well as specific Device Code Select address when the
XM101 is connected to a Xilinx board as defined in
Table 1-8: PCA9543 IIC Switch Device Select Code
The PCA9543 has a Control register which must be initialized by the IIC bus master to
enable the channel 0 downstream IIC port. Channel 0 must be enabled prior to attempting
to communicate with the two downstream programmable clock devices on the XM101.
After the IIC bus master enables PCA9543 channel 0 downstream IIC bus, the bus master
can communicate directly with either Si570 component without further interaction with
the Control register. The Control Register can be read by the IIC bus master. Table 11
defines the PCA9543 Control Register.
Table 1-9: PCA9543 Control Register
The two downstream IIC devices connected to the PCA9543 are at the same IIC address:
The U4 PCA9543 IIC bus switch to J1 FMC HPC connections are shown in
Table 1-10: IIC Bus Switch to J1 FMC HPC Connections
Type Identifier
Notes:
1. Channel 1 must be set to a logic 1 state by IIC bus master prior to attempting to
2. Channel 0 must be set to a logic 1 state by IIC bus master prior to attempting to
Bit 7:4 Device
communicate with the Si570 U2.
communicate with the Si570 U1.
U4 PCA9543 IIC Bus Switch
Net Name
Si570 U1 IIC address is at 0x5D, PCA9543 control register bits CR[1:0] = 01
Si570 U2 IIC address is at 0x5D, PCA9543 control register bits CR[1:0] = 10
1110
Bit 7:4
XXXX
SDA
SCL
Bit 3
0
Pin Number
Bit 3:2
Bit 2
GA0
U4.13
U4.12
XX
www.xilinx.com
Bit 1
GA1
Pin Number
Connector
Channel 1
Read/Write
Enable
J1 FMC
Bit 1
C30
C31
Bit 0
LSB
(1)
Table 1-1, page
XM101 Board Technical Description
Connected to mezzanine FMC
HPC interface
Channel 0
Enable
Bit 0
(2)
Description
7.
Table
1-10.
19

Related parts for HW-FMC-XM101-G