MT36LSDT25672G-13EC2 Micron Technology Inc, MT36LSDT25672G-13EC2 Datasheet - Page 23

no-image

MT36LSDT25672G-13EC2

Manufacturer Part Number
MT36LSDT25672G-13EC2
Description
MODULE SDRAM 2GB 168DIMM
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT36LSDT25672G-13EC2

Memory Type
SDRAM
Memory Size
2GB
Speed
133MHz
Package / Case
168-DIMM
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Serial Presence Detect
SPD Clock and Data Conventions
SPD Start Condition
SPD Stop Condition
SPD Acknowledge
Figure 8:
PDF: 09005aef80b1835d/Source: 09005aef80b18348
SD36C128_256x72G.fm - Rev. E 6/05 EN
Data Validity
Data states on the SDA line can change only during SCL LOW. SDA state changes during
SCL HIGH are reserved for indicating start and stop conditions (as shown in Figure 8,
and Figure 9 on page 24).
All commands are preceded by the start condition, which is a HIGH-to-LOW transition
of SDA when SCL is HIGH. The SPD device continuously monitors the SDA and SCL
lines for the start condition and will not respond to any command until this condition
has been met.
All communications are terminated by a stop condition, which is a LOW-to-HIGH tran-
sition of SDA when SCL is HIGH. The stop condition is also used to place the SPD device
into standby power mode.
Acknowledge is a software convention used to indicate successful data transfers. The
transmitting device, either master or slave, will release the bus after transmitting eight
bits. During the ninth clock cycle, the receiver will pull the SDA line LOW to acknowledge
that it received the eight bits of data (as shown in Figure 10 on page 24).
The SPD device will always respond with an acknowledge after recognition of a start
condition and its slave address. If both the device and a WRITE operation have been
selected, the SPD device will respond with an acknowledge after the receipt of each sub-
sequent eight bit word. In the read mode the SPD device will transmit eight bits of data,
release the SDA line and monitor the line for an acknowledge. If an acknowledge is
detected and no stop condition is generated by the master, the slave will continue to
transmit data. If an acknowledge is not detected, the slave will terminate further data
transmissions and await the stop condition to return to standby power mode.
SDA
SCL
Data stable
1GB, 2GB: (x72, ECC, DR) 168-Pin SDRAM RDIMM
change
Data
23
Data stable
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Serial Presence Detect
©2002 Micron Technology, Inc. All rights reserved.

Related parts for MT36LSDT25672G-13EC2